Modeling and Analysis Technique for the Formal Verification of System-on-Chip Address Maps: Extended Abstract
This paper proposes a modeling and analysis technique to verify SoC address maps. The approach involves (i) modeling the specification and implementation address map using a unified graph model, and (ii) analysis of equivalence in terms of address maps between two such models. Using a state-of-the-a...
Uložené v:
| Vydané v: | Proceedings - Design, Automation, and Test in Europe Conference and Exhibition s. 1 - 2 |
|---|---|
| Hlavní autori: | , , , , |
| Médium: | Konferenčný príspevok.. |
| Jazyk: | English |
| Vydavateľské údaje: |
EDAA
31.03.2025
|
| Predmet: | |
| ISSN: | 1558-1101 |
| On-line prístup: | Získať plný text |
| Tagy: |
Pridať tag
Žiadne tagy, Buďte prvý, kto otaguje tento záznam!
|
| Shrnutí: | This paper proposes a modeling and analysis technique to verify SoC address maps. The approach involves (i) modeling the specification and implementation address map using a unified graph model, and (ii) analysis of equivalence in terms of address maps between two such models. Using a state-of-the-art mid-size SoC design, we demonstrate the proposed solution is able to analyze and verify address maps of complex SoC designs and to identify the causes of discrepancies. |
|---|---|
| ISSN: | 1558-1101 |
| DOI: | 10.23919/DATE64628.2025.10993069 |