Design of high performance 8 bit binary multiplier using vedic multiplication algorithm with 16 nm technology

Vedic mathematics is a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras or formulae. This technique is very useful for performing tedious mathematical operations at a very fast rate. Motivated by this ancient mathematical system, a high speed lo...

Celý popis

Uloženo v:
Podrobná bibliografie
Vydáno v:2017 1st International Conference on Electronics, Materials Engineering and Nano-Technology (IEMENTech) s. 1 - 5
Hlavní autoři: Dey, Koyel, Chattopadhyay, Sudipta
Médium: Konferenční příspěvek
Jazyk:angličtina
Vydáno: IEEE 01.04.2017
Témata:
On-line přístup:Získat plný text
Tagy: Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!
Popis
Shrnutí:Vedic mathematics is a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras or formulae. This technique is very useful for performing tedious mathematical operations at a very fast rate. Motivated by this ancient mathematical system, a high speed low power 8-bit digital multiplier has been proposed in this paper based on Vedic multiplication algorithms with a very efficient low power 16 nm technology. To establish the superiority of the proposed design over the existing techniques, the performance of the designed multiplier has been compared with the performances of the multipliers designed with Multiple Channel CMOS (McCMOS) technology and 65 nm technology. All the simulations have been carried out using T-Spice simulation environment. Simulation results shows that the Power Delay Product of the proposed 8 bit Vedic multiplier using 16nm technology is much lesser as compared to the other technologies as mentioned above and thus outperforms them. The proposed technique will be very useful for designing low power high speed ALU unit in future.
DOI:10.1109/IEMENTECH.2017.8076956