Kolagatla, V. R., Raveendran, A., & Desalphine, V. (2024, September). A Novel and Efficient SPI enabled RSA Crypto Accelerator for Real-Time applications. International Symposium on VLSI Design and Test, 1-6. https://doi.org/10.1109/VDAT63601.2024.10705738
Chicago Style (17th ed.) CitationKolagatla, Venkata Reddy, Aneesh Raveendran, and Vivian Desalphine. "A Novel and Efficient SPI Enabled RSA Crypto Accelerator for Real-Time Applications." International Symposium on VLSI Design and Test Sep. 2024: 1-6. https://doi.org/10.1109/VDAT63601.2024.10705738.
MLA (9th ed.) CitationKolagatla, Venkata Reddy, et al. "A Novel and Efficient SPI Enabled RSA Crypto Accelerator for Real-Time Applications." International Symposium on VLSI Design and Test, Sep. 2024, pp. 1-6, https://doi.org/10.1109/VDAT63601.2024.10705738.