Circuit design techniques for a gigahertz integer microprocessor
Using highly optimized, custom circuits and fast dynamic array control structures, a small team of designers at the IBM Austin Research Laboratory has developed a one gigahertz microprocessor. This paper describes the custom datapath circuit technology employed in this design. Particular attention w...
Uloženo v:
| Vydáno v: | Proceedings International Conference on Computer Design. VLSI in Computers and Processors (Cat. No.98CB36273) s. 11 - 16 |
|---|---|
| Hlavní autoři: | , |
| Médium: | Konferenční příspěvek |
| Jazyk: | angličtina |
| Vydáno: |
IEEE
1998
|
| Témata: | |
| ISBN: | 9780818690990, 0818690992 |
| ISSN: | 1063-6404 |
| On-line přístup: | Získat plný text |
| Tagy: |
Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!
|
| Shrnutí: | Using highly optimized, custom circuits and fast dynamic array control structures, a small team of designers at the IBM Austin Research Laboratory has developed a one gigahertz microprocessor. This paper describes the custom datapath circuit technology employed in this design. Particular attention was paid in the design process to the trade-off between performance and noise-margins. To achieve the low circuit latencies, highly-optimized and noise-characterized delayed-reset domino circuits were employed in the datapath elements of the gigahertz design. |
|---|---|
| ISBN: | 9780818690990 0818690992 |
| ISSN: | 1063-6404 |
| DOI: | 10.1109/ICCD.1998.727017 |

