Asynchronous implementation of synchronous Esterel specifications
The synchrony hypothesis of Esterel demands the generation of a single monolithic FSM from the specifications. However for large specifications, the size of this FSM can prove to be inhibitively large. In this paper, we propose a practical solution to this problem, which generates separate FSMs for...
Uložené v:
| Vydané v: | Proceedings Tenth International Conference on VLSI Design s. 348 - 353 |
|---|---|
| Hlavní autori: | , , |
| Médium: | Konferenčný príspevok.. |
| Jazyk: | English |
| Vydavateľské údaje: |
IEEE
1997
|
| Predmet: | |
| ISBN: | 9780818677557, 0818677554 |
| ISSN: | 1063-9667 |
| On-line prístup: | Získať plný text |
| Tagy: |
Pridať tag
Žiadne tagy, Buďte prvý, kto otaguje tento záznam!
|
| Shrnutí: | The synchrony hypothesis of Esterel demands the generation of a single monolithic FSM from the specifications. However for large specifications, the size of this FSM can prove to be inhibitively large. In this paper, we propose a practical solution to this problem, which generates separate FSMs for each of the concurrent instructions. We also enumerate the deviations in semantics due to this translation algorithm so that the user is aware of the executable semantics that he should expect. |
|---|---|
| ISBN: | 9780818677557 0818677554 |
| ISSN: | 1063-9667 |
| DOI: | 10.1109/ICVD.1997.568106 |

