Design of self-testable wafer-scale processor arrays

A technique for designing self-testable wafer-scale arrays is presented. Faulty and Fault-free cells (processors, PEs) are indentified in distributed fashion without providing correct responses from the outside. It uses both local comparisons and dissemination of the comparison results. Faults in di...

Full description

Saved in:
Bibliographic Details
Published in:International journal of electronics Vol. 69; no. 5; pp. 665 - 671
Main Author: CHOI, YOON-HWA
Format: Journal Article
Language:English
Published: London Taylor & Francis Group 01.11.1990
Taylor & Francis
Subjects:
ISSN:0020-7217, 1362-3060
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:A technique for designing self-testable wafer-scale arrays is presented. Faulty and Fault-free cells (processors, PEs) are indentified in distributed fashion without providing correct responses from the outside. It uses both local comparisons and dissemination of the comparison results. Faults in diagnostic circuits, which have been typically assumed to be fault-free, are also covered by the self-testing algorithm. The algorithm is quite general in the sense that it is independent of the structure of the syndrome analyser in each cell.
Bibliography:ObjectType-Article-2
SourceType-Scholarly Journals-1
ObjectType-Feature-1
content type line 23
ISSN:0020-7217
1362-3060
DOI:10.1080/00207219008920353