Design of self-testable wafer-scale processor arrays

A technique for designing self-testable wafer-scale arrays is presented. Faulty and Fault-free cells (processors, PEs) are indentified in distributed fashion without providing correct responses from the outside. It uses both local comparisons and dissemination of the comparison results. Faults in di...

Celý popis

Uložené v:
Podrobná bibliografia
Vydané v:International journal of electronics Ročník 69; číslo 5; s. 665 - 671
Hlavný autor: CHOI, YOON-HWA
Médium: Journal Article
Jazyk:English
Vydavateľské údaje: London Taylor & Francis Group 01.11.1990
Taylor & Francis
Predmet:
ISSN:0020-7217, 1362-3060
On-line prístup:Získať plný text
Tagy: Pridať tag
Žiadne tagy, Buďte prvý, kto otaguje tento záznam!
Popis
Shrnutí:A technique for designing self-testable wafer-scale arrays is presented. Faulty and Fault-free cells (processors, PEs) are indentified in distributed fashion without providing correct responses from the outside. It uses both local comparisons and dissemination of the comparison results. Faults in diagnostic circuits, which have been typically assumed to be fault-free, are also covered by the self-testing algorithm. The algorithm is quite general in the sense that it is independent of the structure of the syndrome analyser in each cell.
Bibliografia:ObjectType-Article-2
SourceType-Scholarly Journals-1
ObjectType-Feature-1
content type line 23
ISSN:0020-7217
1362-3060
DOI:10.1080/00207219008920353