On the complexity of VLSI implementations and graph representations of Boolean functions with application to integer multiplication

Lower-bound results on Boolean-function complexity under two different models are discussed. The first is an abstraction of tradeoffs between chip area and speed in very-large-scale-integrated (VLSI) circuits. The second is the ordered binary decision diagram (OBDD) representation used as a data str...

Full description

Saved in:
Bibliographic Details
Published in:IEEE transactions on computers Vol. 40; no. 2; pp. 205 - 213
Main Author: Bryant, R.E.
Format: Journal Article
Language:English
Published: New York, NY IEEE 01.02.1991
Institute of Electrical and Electronics Engineers
Subjects:
ISSN:0018-9340
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Be the first to leave a comment!
You must be logged in first