Xin, Y., Li, W., Xie, G., Xu, Y., & Wang, Y. (2023). A Parallel and Updatable Architecture for FPGA-Based Packet Classification With Large-Scale Rule Sets. IEEE MICRO, 43(2), 110-119. https://doi.org/10.1109/MM.2023.3238012
Chicago Style (17th ed.) CitationXin, Yao, Wenjun Li, Gaogang Xie, Yang Xu, and Yi Wang. "A Parallel and Updatable Architecture for FPGA-Based Packet Classification With Large-Scale Rule Sets." IEEE MICRO 43, no. 2 (2023): 110-119. https://doi.org/10.1109/MM.2023.3238012.
MLA (9th ed.) CitationXin, Yao, et al. "A Parallel and Updatable Architecture for FPGA-Based Packet Classification With Large-Scale Rule Sets." IEEE MICRO, vol. 43, no. 2, 2023, pp. 110-119, https://doi.org/10.1109/MM.2023.3238012.
Warning: These citations may not always be 100% accurate.