THE FIRST HARDWARE MSC ALGORITHM IMPLEMENTATION
This paper describes the first attempt of hardware implementation of Multistream Compression (MSC) algorithm. The algorithm is transformed to series of Finite State Machines with Datapath using Register-Transfer methodology. Those state machines are then implemented in VHDL to selected FPGA platform...
Saved in:
| Published in: | Neural Network World Vol. 27; no. 6; pp. 541 - 555 |
|---|---|
| Main Authors: | , , |
| Format: | Journal Article |
| Language: | English |
| Published: |
Prague
Institute of Information and Computer Technology
01.01.2017
Czech Technical University in Prague, Faculty of Transportation Sciences |
| Subjects: | |
| ISSN: | 1210-0552, 2336-4335 |
| Online Access: | Get full text |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
| Summary: | This paper describes the first attempt of hardware implementation of Multistream Compression (MSC) algorithm. The algorithm is transformed to series of Finite State Machines with Datapath using Register-Transfer methodology. Those state machines are then implemented in VHDL to selected FPGA platform. The algorithm utilizes a special tree data structure, called MSC tree. For storage purpose of the MSC tree a Left Tree Representation is introduced. Due to parallelism, the algorithm uses multiple port access to SDRAM memory. |
|---|---|
| Bibliography: | ObjectType-Article-1 SourceType-Scholarly Journals-1 ObjectType-Feature-2 content type line 14 |
| ISSN: | 1210-0552 2336-4335 |
| DOI: | 10.14311/NNW.2017.27.029 |