Localized On-Chip Power Delivery Network Optimization via Sequence of Linear Programming
In this paper, we propose an efficient algorithm to reduce the voltage noises for on-chip power/ground (P/G) networks of VLSI. The new method is based on the sequence of linear programming (SLP) method as the optimization engine and a localized scheme via partitioning for dealing with large circuits...
Saved in:
| Published in: | 7th International Symposium on Quality Electronic Design (ISQED'06) pp. 272 - 277 |
|---|---|
| Main Authors: | , , , , |
| Format: | Conference Proceeding |
| Language: | English |
| Published: |
Washington, DC, USA
IEEE Computer Society
27.03.2006
IEEE |
| Series: | ACM Conferences |
| Subjects: |
Hardware
> Very large scale integration design
> Application-specific VLSI designs
> Application specific processors
Mathematics of computing
> Mathematical analysis
> Mathematical optimization
> Continuous optimization
> Linear programming
|
| ISBN: | 9780769525235, 0769525237 |
| ISSN: | 1948-3287 |
| Online Access: | Get full text |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Be the first to leave a comment!

