Low-Power Reconfigurable FIR Filter HDL Design

This article discusses the process of HDL (hardware description language) design and testing of reconfigurable FIR filter optimized for low-power consumption in nanoscale CMOS technology. The maximum number of coefficients and used numerical data representation can be set during synthesis. The end-u...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Applied Electronics, AE, International Conference on S. 1 - 6
Hauptverfasser: Bagin, Richard, Nagy, Lukas, Stopjakova, Viera
Format: Tagungsbericht
Sprache:Englisch
Veröffentlicht: IEEE 08.09.2025
Schlagworte:
ISSN:1805-9597
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This article discusses the process of HDL (hardware description language) design and testing of reconfigurable FIR filter optimized for low-power consumption in nanoscale CMOS technology. The maximum number of coefficients and used numerical data representation can be set during synthesis. The end-user is then capable of changing the number of active coefficients (filter order) and their value. All flip-flops can be rearranged into 1-bit scan-chain for production test, and it can also be used for filter debugging. MATLAB application was developed for easier interaction with the FIR filter. It allows the user to set the coefficients, process the samples, scan and display the contents of flip-flops.
ISSN:1805-9597
DOI:10.1109/AE66163.2025.11197774