Bhattacharya, T., Kwon, D., Hutchinson, G. H., Zhang, X., Rozada, I., & Strukov, D. (2025, June 8). A Fully Integrated Mixed-Signal Compute-In-Memory Accelerator for Solving Arbitrary Order Boolean Satisfiability Problems. Digest of technical papers - Symposium on VLSI Technology, 1-3. https://doi.org/10.23919/VLSITechnologyandCir65189.2025.11074791
Citace podle Chicago (17th ed.)Bhattacharya, Tinish, Dongseok Kwon, George Higgins Hutchinson, Xiangyi Zhang, Ignacio Rozada, a Dmitri Strukov. "A Fully Integrated Mixed-Signal Compute-In-Memory Accelerator for Solving Arbitrary Order Boolean Satisfiability Problems." Digest of Technical Papers - Symposium on VLSI Technology 8 Jun. 2025: 1-3. https://doi.org/10.23919/VLSITechnologyandCir65189.2025.11074791.
Citace podle MLA (9th ed.)Bhattacharya, Tinish, et al. "A Fully Integrated Mixed-Signal Compute-In-Memory Accelerator for Solving Arbitrary Order Boolean Satisfiability Problems." Digest of Technical Papers - Symposium on VLSI Technology, 8 Jun. 2025, pp. 1-3, https://doi.org/10.23919/VLSITechnologyandCir65189.2025.11074791.