Unified Programming Environment for Heterogeneous Distributed Parallel Systems

Parallel execution environment, such as the multi-core CPU, a cluster, and a grid, has spread increasingly. The change from a homogeneous core based CPU and a shared memory to the distributed memory and the heterogeneous core based CPU is making system architecture complicated. The programming inter...

Full description

Saved in:
Bibliographic Details
Published in:2008 International Workshop on Innovative Architecture for Future Generation High-Performance Processors and Systems pp. 24 - 31
Main Authors: Hirasawa, Shoichi, Honda, Hiroki
Format: Conference Proceeding
Language:English
Published: IEEE 01.01.2008
Subjects:
ISBN:9781424464654, 142446465X
ISSN:1537-3223
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Abstract Parallel execution environment, such as the multi-core CPU, a cluster, and a grid, has spread increasingly. The change from a homogeneous core based CPU and a shared memory to the distributed memory and the heterogeneous core based CPU is making system architecture complicated. The programming interface and programming model which are different in each parallel execution environment are used. Since this serves as a burden for users, it has barred the spread of parallel execution environment. In this paper, the execution model which treats such system architecture systematically is explored. This performs the unified programming interface for heterogeneous distributed memory system architecture.
AbstractList Parallel execution environment, such as the multi-core CPU, a cluster, and a grid, has spread increasingly. The change from a homogeneous core based CPU and a shared memory to the distributed memory and the heterogeneous core based CPU is making system architecture complicated. The programming interface and programming model which are different in each parallel execution environment are used. Since this serves as a burden for users, it has barred the spread of parallel execution environment. In this paper, the execution model which treats such system architecture systematically is explored. This performs the unified programming interface for heterogeneous distributed memory system architecture.
Author Honda, Hiroki
Hirasawa, Shoichi
Author_xml – sequence: 1
  givenname: Shoichi
  surname: Hirasawa
  fullname: Hirasawa, Shoichi
  organization: JST-CREST, Univ. of Electro-Commun., Chofu, Japan
– sequence: 2
  givenname: Hiroki
  surname: Honda
  fullname: Honda, Hiroki
  organization: JST-CREST, Univ. of Electro-Commun., Chofu, Japan
BookMark eNpVjDFPwzAUhI0oEm3pxsaSP5Bg-9mJPVal0EgVIFHEWNnkpTJKHGS7SP33BMHCdHff6W5GJn7wSMg1owVjVN_Wb_Wy4JSqgpVnZKErxQQXohRlyc7_ZSkmZMokVDlwDpdkFuMHpZwyqKbk8dW71mGTPYfhEEzfO3_I1v7LhcH36FPWDiHbYMKxRo_DMWZ3Lqbg7DH9rEwwXYdd9nKKCft4RS5a00Vc_Omc7O7Xu9Um3z491KvlNneaplwBNcaoynKlQWtQFbXy3QjZtgybkSFV1ljb8NGVwC0gV8Yw3loohWpgTm5-bx0i7j-D60047aWQICWFb_4bUuE
ContentType Conference Proceeding
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1109/IWIA.2008.16
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Xplore POP ALL
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Computer Science
EISBN 9781424464661
1424464668
EndPage 31
ExternalDocumentID 5453550
Genre orig-research
GroupedDBID 29I
6IE
6IF
6IH
6IK
6IL
6IM
6IN
AAJGR
AAWTH
ADZIZ
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
CHZPO
IEGSK
IPLJI
M43
OCL
RIE
RIL
ID FETCH-LOGICAL-i90t-830aaa87b2893993870b5ca45ff1ed893e08babbd23e0632b3e28aa12fb3648d3
IEDL.DBID RIE
ISBN 9781424464654
142446465X
ISSN 1537-3223
IngestDate Wed Aug 27 08:32:13 EDT 2025
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i90t-830aaa87b2893993870b5ca45ff1ed893e08babbd23e0632b3e28aa12fb3648d3
PageCount 8
ParticipantIDs ieee_primary_5453550
PublicationCentury 2000
PublicationDate 2008-Jan.
PublicationDateYYYYMMDD 2008-01-01
PublicationDate_xml – month: 01
  year: 2008
  text: 2008-Jan.
PublicationDecade 2000
PublicationTitle 2008 International Workshop on Innovative Architecture for Future Generation High-Performance Processors and Systems
PublicationTitleAbbrev IWIA
PublicationYear 2008
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0020137
ssj0000453330
Score 1.3906792
Snippet Parallel execution environment, such as the multi-core CPU, a cluster, and a grid, has spread increasingly. The change from a homogeneous core based CPU and a...
SourceID ieee
SourceType Publisher
StartPage 24
SubjectTerms Computer architecture
Distributed computing
Heterogeneous Parallel Systems
High-speed networks
Joining processes
Memory architecture
Mesh generation
Parallel processing
Parallel programming
Programming environments
Programming Model
Yarn
Title Unified Programming Environment for Heterogeneous Distributed Parallel Systems
URI https://ieeexplore.ieee.org/document/5453550
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV09T8MwELVKxcBUoEV8ywMjoYmdOM6IoFW7VB0q0a2yk7NUCRrUr9_PXeKmDCxsjuVIke3Tu7u8u8fYU4YurYIcTwAiDFCELoIsETqw1hnljEZIN5XYRDqZ6Pk8m7bYc1MLAwAV-QxeaFj9yy_KfEepsj6iPcIjBugnaarqWq0mn4KuiayIkj7Y8v0y0aDRiBADD0VdKlbJ_NDryT_HDSM-648_xq81xZIk0H8prlSAM-z871PPWe9YucenDSZdsBasLlnnIN3AvSV32QR9TYfeJy0mftYXruaDY9EbR1-Wj4gqU-INg3K34e_UYpfUsegtsyYNlk_uG5732Gw4mL2NAi-tECyzcBtoGRpjdGox3CIPBY3WJrmJE-ciKHAOQm2NtYXAkZLCShDamEg4K1WsC3nF2qtyBdeMq8gqUyS5DTEycSI2Gal3yFgi-CuQ8oZ1aXcW33XzjIXfmNu_p-_YWU3IoBzHPWtv1zt4YKf5frvcrB-rE_8BulWluQ
linkProvider IEEE
linkToHtml http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV09T8MwED1VgARTgRbxjQdGQhPbcZ0RQatWlKhDJbpVdmJLlaBB_eD3c07clIGFzbEcKbJ9eneXd_cA7hN0aYXJ8ARMhAEKlXmQxFQGWlslrJII6aoUm-imqZxOk3EDHupaGGNMST4zj25Y_svPi2zjUmUdRHuERwzQ92POaVhVa9UZFXROWEmV9OGW75iJJo1mhCi4LesSXMTTbbcn_8xrTnzSGb4PnyqSpRNB_6W5UkJOv_m_jz2G9q52j4xrVDqBhlmcQnMr3kC8LbcgRW_Tov_pFjuG1ieuJr1d2RtBb5YMHFmmwDtmis2KvLgmu04fy72llk6F5YP4ludtmPR7k-dB4MUVgnkSrgPJQqWU7GoMuJyPgmar40zx2NrI5DhnQqmV1jnFkWBUM0OlUhG1mgkuc3YGe4tiYc6BiEgLlceZDjE2sZSrxOl3MM4Q_oVh7AJabndmX1X7jJnfmMu_p-_gcDB5G81Gw_T1Co4qeobLeFzD3nq5MTdwkH2v56vlbXn6P45gqQA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2008+International+Workshop+on+Innovative+Architecture+for+Future+Generation+High-Performance+Processors+and+Systems&rft.atitle=Unified+Programming+Environment+for+Heterogeneous+Distributed+Parallel+Systems&rft.au=Hirasawa%2C+Shoichi&rft.au=Honda%2C+Hiroki&rft.date=2008-01-01&rft.pub=IEEE&rft.isbn=9781424464654&rft.issn=1537-3223&rft.spage=24&rft.epage=31&rft_id=info:doi/10.1109%2FIWIA.2008.16&rft.externalDocID=5453550
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1537-3223&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1537-3223&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1537-3223&client=summon