FPGA based Filter Architecture for Image Processing Applications

In modern image acquisition and transmission, a crucial task is image denoising, particularly in fields like medical imaging (e.g., MRIs, CT scans, and ultrasounds) and surveillance (e.g., CCTV and video surveillance). The challenge lies in effectively locating and removing noise from images while p...

Celý popis

Uložené v:
Podrobná bibliografia
Vydané v:2024 4th International Conference on Pervasive Computing and Social Networking (ICPCSN) s. 231 - 235
Hlavní autori: C, Saranya, R, Kaviya, K, Keerthana A, M, Abishek
Médium: Konferenčný príspevok..
Jazyk:English
Vydavateľské údaje: IEEE 03.05.2024
Predmet:
On-line prístup:Získať plný text
Tagy: Pridať tag
Žiadne tagy, Buďte prvý, kto otaguje tento záznam!
Popis
Shrnutí:In modern image acquisition and transmission, a crucial task is image denoising, particularly in fields like medical imaging (e.g., MRIs, CT scans, and ultrasounds) and surveillance (e.g., CCTV and video surveillance). The challenge lies in effectively locating and removing noise from images while preserving essential signal properties. To address this, a VLSI architecture is proposed, aiming to minimize noise in images while prioritizing speed. Unlike previous methods that relied on multipliers, the proposed approach utilizes distance matrix techniques for both bilateral and median filters. This technique not only reduces noise but also enhances processing speed, making the VLSI architecture more efficient. The proposed hardware design is implemented on a Spartan 6 FPGA kit to measure parameters such as power consumption, processing speed, and area usage, ensuring its practical viability and effectiveness.
DOI:10.1109/ICPCSN62568.2024.00046