WASMII: a data driven computer on a virtual hardware
Virtual hardware is a technique to realize a large digital circuit with a small real hardware by using an extended Field Programmable Gate Array (FPGA) technology. Several configuration RAM modules are provided inside the FPGA chip, and the configuration of the gate array can be rapidly changed by r...
Uloženo v:
| Vydáno v: | IEEE Workshop on FPGAs for Custom Computing Machines : proceedings, April 5-7, 1993, Napa, California s. 33 - 42 |
|---|---|
| Hlavní autoři: | , |
| Médium: | Konferenční příspěvek |
| Jazyk: | angličtina japonština |
| Vydáno: |
IEEE Comput. Soc. Press
1993
|
| Témata: | |
| ISBN: | 9780818638909, 0818638907 |
| On-line přístup: | Získat plný text |
| Tagy: |
Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!
|
| Abstract | Virtual hardware is a technique to realize a large digital circuit with a small real hardware by using an extended Field Programmable Gate Array (FPGA) technology. Several configuration RAM modules are provided inside the FPGA chip, and the configuration of the gate array can be rapidly changed by replacing the active module. Data for configuration are transferred from an off-chip backup RAM to an unused configuration RAM module. A novel computation mechanism called the WASMII, which executes a target data flow graph directly, is proposed on the basis of the virtual hardware. A WASMII chip consists of the FPGA for virtual hardware and the additional mechanism to replace configuration RAM modules in the data driven manner. Configuration data are preloaded by the order which is assigned in advance with a static scheduling preprocessor. By connecting a number of WASMII chips, a highly parallel system can be easily constructed.< > |
|---|---|
| AbstractList | Virtual hardware is a technique to realize a large digital circuit with a small real hardware by using an extended Field Programmable Gate Array (FPGA) technology. Several configuration RAM modules are provided inside the FPGA chip, and the configuration of the gate array can be rapidly changed by replacing the active module. Data for configuration are transferred from an off-chip backup RAM to an unused configuration RAM module. A novel computation mechanism called the WASMII, which executes a target data flow graph directly, is proposed on the basis of the virtual hardware. A WASMII chip consists of the FPGA for virtual hardware and the additional mechanism to replace configuration RAM modules in the data driven manner. Configuration data are preloaded by the order which is assigned in advance with a static scheduling preprocessor. By connecting a number of WASMII chips, a highly parallel system can be easily constructed.< > |
| Author | Amano, H. Ling, X.-P. |
| Author_xml | – sequence: 1 givenname: X.-P. surname: Ling fullname: Ling, X.-P. organization: Dept. of Electr. Eng., Keio Univ., Yokohama, Japan – sequence: 2 givenname: H. surname: Amano fullname: Amano, H. organization: Dept. of Electr. Eng., Keio Univ., Yokohama, Japan |
| BookMark | eNotj09Lw0AUxBdUUGvu4mm_QOK-_ZPsegvF1kDFQhWP5SX7FiNtUjZpxW9voM5h5vBjBuaWXXZ9R4zdg8gAhHtcrJdlBs6pTBZOW7hgiSussGBzZZ1w1ywZhm8xSRuRW3nD9Ge5ea2qJ47c4zhZbE_U8abfH44jRd53Ezm1cTzijn9h9D8Y6Y5dBdwNlPznjH0snt_nL-nqbVnNy1XagjFj2kBAaAplamzIBmWUt4p0ocBQ8HVDUqGsnddIWtjcWNRSg59KuccQvJqxh_NuS0TbQ2z3GH-352vqD2v2RV0 |
| ContentType | Conference Proceeding |
| DBID | 6IE 6IL CBEJK RIE RIL |
| DOI | 10.1109/FPGA.1993.279481 |
| DatabaseName | IEEE Electronic Library (IEL) Conference Proceedings IEEE Xplore POP ALL IEEE Xplore All Conference Proceedings IEEE Electronic Library (IEL) IEEE Proceedings Order Plans (POP All) 1998-Present |
| DatabaseTitleList | |
| Database_xml | – sequence: 1 dbid: RIE name: IEEE Electronic Library (IEL) url: https://ieeexplore.ieee.org/ sourceTypes: Publisher |
| DeliveryMethod | fulltext_linktorsrc |
| Discipline | Engineering |
| EndPage | 42 |
| ExternalDocumentID | 279481 |
| GroupedDBID | 6IE 6IK 6IL AAJGR AAWTH ACGHX ALMA_UNASSIGNED_HOLDINGS BEFXN BFFAM BGNUA BKEBE BPEOZ CBEJK OCL RIE RIL |
| ID | FETCH-LOGICAL-i155t-c1fa1c735bace8f353d83e47315efdbce23a2b9d4ae408658a4241dfa16daffd3 |
| IEDL.DBID | RIE |
| ISBN | 9780818638909 0818638907 |
| IngestDate | Tue Aug 26 22:34:52 EDT 2025 |
| IsPeerReviewed | false |
| IsScholarly | false |
| Language | English Japanese |
| LinkModel | DirectLink |
| MergedId | FETCHMERGED-LOGICAL-i155t-c1fa1c735bace8f353d83e47315efdbce23a2b9d4ae408658a4241dfa16daffd3 |
| PageCount | 10 |
| ParticipantIDs | ieee_primary_279481 |
| PublicationCentury | 1900 |
| PublicationDate | 1993-00-00 |
| PublicationDateYYYYMMDD | 1993-01-01 |
| PublicationDate_xml | – year: 1993 text: 1993-00-00 |
| PublicationDecade | 1990 |
| PublicationTitle | IEEE Workshop on FPGAs for Custom Computing Machines : proceedings, April 5-7, 1993, Napa, California |
| PublicationTitleAbbrev | FPGA |
| PublicationYear | 1993 |
| Publisher | IEEE Comput. Soc. Press |
| Publisher_xml | – name: IEEE Comput. Soc. Press |
| SSID | ssj0000450682 |
| Score | 1.286685 |
| Snippet | Virtual hardware is a technique to realize a large digital circuit with a small real hardware by using an extended Field Programmable Gate Array (FPGA)... |
| SourceID | ieee |
| SourceType | Publisher |
| StartPage | 33 |
| SubjectTerms | Analog computers Circuit faults Digital circuits Field programmable gate arrays Hardware Joining processes Large scale integration Processor scheduling Read-write memory Scheduling algorithm |
| Title | WASMII: a data driven computer on a virtual hardware |
| URI | https://ieeexplore.ieee.org/document/279481 |
| hasFullText | 1 |
| inHoldings | 1 |
| isFullTextHit | |
| isPrint | |
| link | http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV07T8MwED7RigEWoBTxlgfWtEmcxDZbhShUgqoSr26VHxepS4JCW_4-tpMWkFjY_JAtW5b8-c73fQdwJTiPMsEwiCw6WANF8YCnKgs4aqF5RFH4lCyvD2w85tOpmDQ6254Lg4g--Ax7ruj_8k2pl85V1o-Z0xZpQYuxrKZqbdwp9mUSZtzbXU6jzcJwyBp9nXVdrH8pQ9EfTu4GjqhHe_Wcv3KreGgZ7v1rUfvQ_abokckGfA5gC4sO7P5QFzyE5G3w9DgaXRNJXBwoMZW72Yhu8jiQsrA9q3nlGCTEka8-ZYVdeBnePt_cB02ShGBunwKLQEe5jDSjqZIaeU5TajjFhNEoxdwojTGVsRImkZhY8yXlMrGgbeygzMg8N_QI2kVZ4DEQC2b2RJnJGbdWY5hLmmgllYg1CsU1nkDHbX_2XutgzOqdn_7ZegY7dWigc1acQ3tRLfECtvVqMf-oLv3ZfQEUT5Y0 |
| linkProvider | IEEE |
| linkToHtml | http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV1LTwIxEG4UTdSLihrf9uB1YXfb3bbeiBEhAiERlRvpYzbhspgV8O_bdhfUxIu3PtKmTZN-nel83yB0KziPUsEgiCw6WANF8YAnKg04aKF5RED4lCyvPTYY8PFYDCudbc-FAQAffAYNV_R_-WamF85V1oyZ0xbZRFsJpXFYkrXWDhX7NglT7i0vp9JmgThklcLOqi5W_5ShaLaHjy1H1SONctZf2VU8uLT3_7WsA3T8TdLDwzX8HKINyOto74e-4BGib63nfrd7hyV2kaDYFO5uw7rK5IBnue1ZTgvHIcGOfvUpCzhGL-2H0X0nqNIkBFP7GJgHOspkpBlJlNTAM5IQwwlQRqIEMqM0xETGShgqgVoDJuGSWtg2dlBqZJYZcoJq-SyHU4QtnNkzZSZj3NqNYSYJ1UoqEWsQims4Q3W3_cl7qYQxKXd-_mfrDdrpjPq9Sa87eLpAu2WgoHNdXKLavFjAFdrWy_n0o7j25_gFGEOZew |
| openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=IEEE+Workshop+on+FPGAs+for+Custom+Computing+Machines+%3A+proceedings%2C+April+5-7%2C+1993%2C+Napa%2C+California&rft.atitle=WASMII%3A+a+data+driven+computer+on+a+virtual+hardware&rft.au=Ling%2C+X.-P.&rft.au=Amano%2C+H.&rft.date=1993-01-01&rft.pub=IEEE+Comput.+Soc.+Press&rft.isbn=9780818638909&rft.spage=33&rft.epage=42&rft_id=info:doi/10.1109%2FFPGA.1993.279481&rft.externalDocID=279481 |
| thumbnail_l | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9780818638909/lc.gif&client=summon&freeimage=true |
| thumbnail_m | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9780818638909/mc.gif&client=summon&freeimage=true |
| thumbnail_s | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9780818638909/sc.gif&client=summon&freeimage=true |

