A hardware efficient parallel Viterbi algorithm

A hardware efficient block processing scheme is proposed for concurrent implementation of the Viterbi algorithm. The throughput increase is proportional to the increase in hardware complexity at the expense of latency. Advantages of the algorithm over other parallel schemes are that the reduction of...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Proceedings of the ... IEEE International Conference on Acoustics, Speech and Signal Processing (1998) S. 893 - 896 vol.2
Hauptverfasser: Black, P.J., Meng, T.H.-Y.
Format: Tagungsbericht
Sprache:Englisch
Veröffentlicht: IEEE 1990
Schlagworte:
ISSN:1520-6149
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Abstract A hardware efficient block processing scheme is proposed for concurrent implementation of the Viterbi algorithm. The throughput increase is proportional to the increase in hardware complexity at the expense of latency. Advantages of the algorithm over other parallel schemes are that the reduction of the information rate due to bit stuffing at the transmitter and extraction of block synchronization from the received data are not necessary. The scheme is well suited to the problem of sequence estimation in the presence of intersymbol interference, although it can be applied to any decoder based on the Viterbi algorithm.< >
AbstractList A hardware efficient block processing scheme is proposed for concurrent implementation of the Viterbi algorithm. The throughput increase is proportional to the increase in hardware complexity at the expense of latency. Advantages of the algorithm over other parallel schemes are that the reduction of the information rate due to bit stuffing at the transmitter and extraction of block synchronization from the received data are not necessary. The scheme is well suited to the problem of sequence estimation in the presence of intersymbol interference, although it can be applied to any decoder based on the Viterbi algorithm.< >
Author Black, P.J.
Meng, T.H.-Y.
Author_xml – sequence: 1
  givenname: P.J.
  surname: Black
  fullname: Black, P.J.
  organization: Inf. Syst. Lab., Stanford Univ., CA, USA
– sequence: 2
  givenname: T.H.-Y.
  surname: Meng
  fullname: Meng, T.H.-Y.
  organization: Inf. Syst. Lab., Stanford Univ., CA, USA
BookMark eNotj81qAjEURrOwULV9AVd5gdF7zZ38LEX6B0ILtt1KMnNTU-IomYHSt69FVwfO4nx8EzHqjh0LMUOYI4JbvKxX2-3bHJ37F7WzZiTGWC-h0kjuVkz6_hsArCE7FouV3PvS_vjCkmNMTeJukCdffM6c5WcauIQkff46ljTsD3fiJvrc8_2VU_Hx-PC-fq42r0_n4U2VEGiovGlVg7FpNCh2tLREpBQow3UMsTVMGlvN1iqFLlDtyegQANETqrNQUzG7dBMz704lHXz53V3uqD9OB0HS
ContentType Conference Proceeding
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1109/ICASSP.1990.115987
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Xplore POP ALL
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE/IET Electronic Library (IEL) (UW System Shared)
  url: https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EndPage 896 vol.2
ExternalDocumentID 115987
GroupedDBID 23M
29P
6IE
6IF
6IH
6IK
6IL
6IM
6IN
AAJGR
AAWTH
ABLEC
ACGFS
ADZIZ
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
CHZPO
IEGSK
IJVOP
IPLJI
M43
OCL
RIE
RIL
RNS
ID FETCH-LOGICAL-i104t-a7d3c1fcc603e942844433037e5fbfd7e461d6e883319b45a476bb011a4139b43
IEDL.DBID RIE
ISICitedReferencesCount 0
ISICitedReferencesURI http://www.webofscience.com/api/gateway?GWVersion=2&SrcApp=Summon&SrcAuth=ProQuest&DestLinkType=CitingArticles&DestApp=WOS_CPL&KeyUT=115987&url=https%3A%2F%2Fcvtisr.summon.serialssolutions.com%2F%23%21%2Fsearch%3Fho%3Df%26include.ft.matches%3Dt%26l%3Dnull%26q%3D
ISSN 1520-6149
IngestDate Tue Aug 26 17:00:25 EDT 2025
IsPeerReviewed false
IsScholarly true
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i104t-a7d3c1fcc603e942844433037e5fbfd7e461d6e883319b45a476bb011a4139b43
ParticipantIDs ieee_primary_115987
PublicationCentury 1900
PublicationDate 19900000
PublicationDateYYYYMMDD 1990-01-01
PublicationDate_xml – year: 1990
  text: 19900000
PublicationDecade 1990
PublicationTitle Proceedings of the ... IEEE International Conference on Acoustics, Speech and Signal Processing (1998)
PublicationTitleAbbrev ICASSP
PublicationYear 1990
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0008748
Score 1.2883539
Snippet A hardware efficient block processing scheme is proposed for concurrent implementation of the Viterbi algorithm. The throughput increase is proportional to the...
SourceID ieee
SourceType Publisher
StartPage 893
SubjectTerms Data mining
Decoding
Delay
Hardware
Information rates
Intersymbol interference
Throughput
Transmitters
Viterbi algorithm
Title A hardware efficient parallel Viterbi algorithm
URI https://ieeexplore.ieee.org/document/115987
WOSCitedRecordID wos115987&url=https%3A%2F%2Fcvtisr.summon.serialssolutions.com%2F%23%21%2Fsearch%3Fho%3Df%26include.ft.matches%3Dt%26l%3Dnull%26q%3D
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV1NS8MwGH5xw4Ne1Dnxmxy8xrZr1jTHMRwKMgbTsdvIx1st1FVqp3_fJJ1TwYu38B5CPkiePEme5wW4QlTa-Z7QWEYpZSYLqdAmpNhniqUZU9zrK2b3fDxO53MxWftsey0MIvrPZ3jtiv4t35R65a7KAnt6sRS5BS3Ok0aqtdl0U-4TZVk0cmyIiS99TCiCu-FgOp04WZ4LuBp-ZVLxQDLa-1cT9qH7Lcgjkw3UHMAWLjuw-8NL8BCCAXECqg9ZIUHvC2ErIs7ZuyiwIDMnNVY5kcVTWeX180sXHkc3D8Nbus6GQHNLmWoquYl1lGmdhDEKyxoYY7EFII79TGWGI0sik6BLHhwJxfqS8UQpu3ylxSkbiI-gvSyXeAwk0dIeA0wsdaqYJRQqirDXE1IrpuzU6RPouJ4vXhvDi0XT6dM_o2ew40a2uZU4h3ZdrfACtvV7nb9Vl36SPgFYYZEi
linkProvider IEEE
linkToHtml http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV3LTgIxFL1RNFE3KmJ8Owu3I_O481oSIoGIhAQk7Egfd3SSEcw46O_bdhA1ceOuuYumj7Snp-05F-CGiAvte2L7zI1tlKljJ0I6NgXIMU6RR0ZfMelHg0E8nSbDlc-20cIQkfl8Rre6aN7y5UIs9VVZU51eFEXehK0A0XMqsdZ6240jkypL4ZHmQ5h8KWScpNlrt0ajoRbm6YCu41cuFQMlnf1_NeIAGt-SPGu4BptD2KB5HfZ-uAkeQbNlaQnVByvIIuMMoSqytLd3nlNuTbTYmGcWy58WRVY-vzTgsXM3bnftVT4EO1OkqbRZJH3hpkKEjk-J4g2I6CsIiihIeSojwtCVIen0wW7CMWAYhZyrBcwUUqmAfwy1-WJOJ2CFgqmDgPSZiDkqSsFdlzwvYYIjV5MnTqGuez57rSwvZlWnz_6MXsNOd_zQn_V7g_tz2NWjXN1RXECtLJZ0CdvivczeiiszYZ8ZJJRp
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=proceeding&rft.title=Proceedings+of+the+...+IEEE+International+Conference+on+Acoustics%2C+Speech+and+Signal+Processing+%281998%29&rft.atitle=A+hardware+efficient+parallel+Viterbi+algorithm&rft.au=Black%2C+P.J.&rft.au=Meng%2C+T.H.-Y.&rft.date=1990-01-01&rft.pub=IEEE&rft.issn=1520-6149&rft.spage=893&rft.epage=896+vol.2&rft_id=info:doi/10.1109%2FICASSP.1990.115987&rft.externalDocID=115987
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1520-6149&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1520-6149&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1520-6149&client=summon