APA (7th ed.) Citation

Zhuo, L., Morris, G., & Prasanna, V. (2007). High-Performance Reduction Circuits Using Deeply Pipelined Operators on FPGAs. IEEE transactions on parallel and distributed systems, 18(10), 1377-1392. https://doi.org/10.1109/TPDS.2007.1068

Chicago Style (17th ed.) Citation

Zhuo, Ling, G.R Morris, and V.K Prasanna. "High-Performance Reduction Circuits Using Deeply Pipelined Operators on FPGAs." IEEE Transactions on Parallel and Distributed Systems 18, no. 10 (2007): 1377-1392. https://doi.org/10.1109/TPDS.2007.1068.

MLA (9th ed.) Citation

Zhuo, Ling, et al. "High-Performance Reduction Circuits Using Deeply Pipelined Operators on FPGAs." IEEE Transactions on Parallel and Distributed Systems, vol. 18, no. 10, 2007, pp. 1377-1392, https://doi.org/10.1109/TPDS.2007.1068.

Warning: These citations may not always be 100% accurate.