Tran-Thi, B. N., Nguyen-Ly, T. T., & Hoang, T. (2023). An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder. Electronics (Basel), 12(17), 3667. https://doi.org/10.3390/electronics12173667
Chicago Style (17th ed.) CitationTran-Thi, Bich Ngoc, Thien Truong Nguyen-Ly, and Trang Hoang. "An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder." Electronics (Basel) 12, no. 17 (2023): 3667. https://doi.org/10.3390/electronics12173667.
MLA (9th ed.) CitationTran-Thi, Bich Ngoc, et al. "An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder." Electronics (Basel), vol. 12, no. 17, 2023, p. 3667, https://doi.org/10.3390/electronics12173667.
Warning: These citations may not always be 100% accurate.