FPGA based fast and high-throughput 2-slow retiming 128-bit AES encryption algorithm
This paper presents a high throughput digital design of the 128-bit Advanced Encryption Standard (AES) algorithm based on the 2-slow retiming technique on FPGA. The C-slow retiming is a well-known optimization and high performance technique. It can enhance designs with feedback loops and automatical...
Saved in:
| Published in: | Microelectronics Vol. 45; no. 8; pp. 1014 - 1025 |
|---|---|
| Main Authors: | , , |
| Format: | Journal Article |
| Language: | English |
| Published: |
Elsevier Ltd
01.08.2014
|
| Subjects: | |
| ISSN: | 1879-2391, 0026-2692 |
| Online Access: | Get full text |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Be the first to leave a comment!