High-throughput partial-parallel block-layered decoding architecture for nonbinary LDPC codes
This paper presents a novel forward-backward four-way merger min-max algorithm and high-throughput decoder architecture for nonbinary low-density parity-check (NB-LDPC) decoding, which significantly reduces decoding latency. An efficient partial-parallel block-layered decoder architecture suitable f...
Uloženo v:
| Vydáno v: | Integration (Amsterdam) Ročník 59; s. 52 - 63 |
|---|---|
| Hlavní autoři: | , , |
| Médium: | Journal Article |
| Jazyk: | angličtina |
| Vydáno: |
Amsterdam
Elsevier B.V
01.09.2017
Elsevier BV |
| Témata: | |
| ISSN: | 0167-9260, 1872-7522 |
| On-line přístup: | Získat plný text |
| Tagy: |
Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!
|
| Abstract | This paper presents a novel forward-backward four-way merger min-max algorithm and high-throughput decoder architecture for nonbinary low-density parity-check (NB-LDPC) decoding, which significantly reduces decoding latency. An efficient partial-parallel block-layered decoder architecture suitable for the proposed forward-backward four-way merger algorithm is presented to speed up the decoder convergence. Moreover, a parallel switch network architecture and parallel-serial check node unit are also proposed to facilitate the implementation of the proposed decoder architecture. The proposed algorithm can reduce the number of check node processing steps by half. Consequently, the decoder architecture using the proposed algorithm can achieve a considerably higher throughput, compared to previous works. Two quasi-cyclic NB-LDPC (QC-NB-LDPC) codes over GF(32) as (837, 726) and (744, 653) are synthesized using a 90-nm CMOS technology. The implementation results demonstrate that the proposed decoder architecture can operate at a 370MHz clock frequency, and the throughputs of these two codes are 92.6 Mbps and 118.86 Mbps, respectively.
•A novel forward-backward four-way merger min-max (FB4M-MM) algorithm is proposed.•A parallel ECU architecture for CNU is proposed.•Proposed PS-ECU architecture reduces CNU latency by half, and significantly improves throughput.•The partial-parallel block-layered decoder using the FB4M-MM algorithm has a high throughput and low hardware complexity.•The decoder has higher efficiency compared to conventional decoders. |
|---|---|
| AbstractList | This paper presents a novel forward-backward four-way merger min-max algorithm and high-throughput decoder architecture for nonbinary low-density parity-check (NB-LDPC) decoding, which significantly reduces decoding latency. An efficient partial-parallel block-layered decoder architecture suitable for the proposed forward-backward four-way merger algorithm is presented to speed up the decoder convergence. Moreover, a parallel switch network architecture and parallel-serial check node unit are also proposed to facilitate the implementation of the proposed decoder architecture. The proposed algorithm can reduce the number of check node processing steps by half. Consequently, the decoder architecture using the proposed algorithm can achieve a considerably higher throughput, compared to previous works. Two quasi-cyclic NB-LDPC (QC-NB-LDPC) codes over GF(32) as (837, 726) and (744, 653) are synthesized using a 90-nm CMOS technology. The implementation results demonstrate that the proposed decoder architecture can operate at a 370 MHz clock frequency, and the throughputs of these two codes are 92.6 Mbps and 118.86 Mbps, respectively. This paper presents a novel forward-backward four-way merger min-max algorithm and high-throughput decoder architecture for nonbinary low-density parity-check (NB-LDPC) decoding, which significantly reduces decoding latency. An efficient partial-parallel block-layered decoder architecture suitable for the proposed forward-backward four-way merger algorithm is presented to speed up the decoder convergence. Moreover, a parallel switch network architecture and parallel-serial check node unit are also proposed to facilitate the implementation of the proposed decoder architecture. The proposed algorithm can reduce the number of check node processing steps by half. Consequently, the decoder architecture using the proposed algorithm can achieve a considerably higher throughput, compared to previous works. Two quasi-cyclic NB-LDPC (QC-NB-LDPC) codes over GF(32) as (837, 726) and (744, 653) are synthesized using a 90-nm CMOS technology. The implementation results demonstrate that the proposed decoder architecture can operate at a 370MHz clock frequency, and the throughputs of these two codes are 92.6 Mbps and 118.86 Mbps, respectively. •A novel forward-backward four-way merger min-max (FB4M-MM) algorithm is proposed.•A parallel ECU architecture for CNU is proposed.•Proposed PS-ECU architecture reduces CNU latency by half, and significantly improves throughput.•The partial-parallel block-layered decoder using the FB4M-MM algorithm has a high throughput and low hardware complexity.•The decoder has higher efficiency compared to conventional decoders. |
| Author | Lee, Hanho Ajaz, Sabooh Pham Thi, Huyen |
| Author_xml | – sequence: 1 givenname: Huyen surname: Pham Thi fullname: Pham Thi, Huyen – sequence: 2 givenname: Sabooh surname: Ajaz fullname: Ajaz, Sabooh – sequence: 3 givenname: Hanho surname: Lee fullname: Lee, Hanho email: hhlee@inha.ac.kr |
| BookMark | eNp9kLtOwzAUhi0EEuXyAkyRmBOOnThOJBZULkWqBAOMyHKck9bFxMV2kHh7XJWJgeWc5f_O5Tshh6MbkZALCgUFWl9tii8bTMGAigJ4AcAPyIw2guWCM3ZIZikk8pbVcExOQtgAAK0En5G3hVmt87j2blqtt1PMtspHo2yeurIWbdZZp99zq77RY5_1qF1vxlWmvF6biDpOHrPB-Sxd1JlR-e9sefs8z1IMwxk5GpQNeP7bT8nr_d3LfJEvnx4e5zfLXJesiXmjoCp526cyqIZ1Je001x20ouNlhVwJoeqhbCrsa8q1Eg3n0LEKVEVrhqI8JZf7uVvvPicMUW7c5Me0UtK2hrapOLCUYvuU9i4Ej4PcevORLpYU5E6j3MidRrnTKIHLpDFBzR9Im6iicWP0ytj_0es9iun1L4NeBm1w1Ngbn8TJ3pn_8B9LV5Ch |
| CitedBy_id | crossref_primary_10_1007_s11277_019_06593_7 crossref_primary_10_1016_j_vlsi_2019_04_005 |
| Cites_doi | 10.1109/TVLSI.2013.2293224 10.1109/TVLSI.2010.2047956 10.1109/TCOMM.2007.894088 10.1109/ISCAS.2014.6865152 10.1109/4234.681360 10.1049/el.2013.1673 10.1007/s11265-013-0864-x 10.1007/s11265-013-0816-5 10.1109/TSP.2013.2256905 10.1109/ISCAS.2015.7169065 10.1109/ISCAS.2014.6865151 10.1109/TMAG.2003.808600 10.1109/JSSC.2014.2362854 10.1109/ITW.2003.1216697 10.1109/ISOCC.2014.7087640 10.1109/ISIT.2008.4595169 10.1587/elex.11.20130837 10.1109/ICC.2004.1312606 10.1109/TVLSI.2012.2218839 10.1109/TIT.1962.1057683 10.1109/TCOMM.2008.060527 10.1109/ISIT.2008.4595129 10.1109/TVLSI.2012.2210452 10.1109/LES.2014.2311317 |
| ContentType | Journal Article |
| Copyright | 2017 Elsevier B.V. Copyright Elsevier BV Sep 2017 |
| Copyright_xml | – notice: 2017 Elsevier B.V. – notice: Copyright Elsevier BV Sep 2017 |
| DBID | AAYXX CITATION 7SP 8FD L7M |
| DOI | 10.1016/j.vlsi.2017.05.005 |
| DatabaseName | CrossRef Electronics & Communications Abstracts Technology Research Database Advanced Technologies Database with Aerospace |
| DatabaseTitle | CrossRef Technology Research Database Advanced Technologies Database with Aerospace Electronics & Communications Abstracts |
| DatabaseTitleList | Technology Research Database |
| DeliveryMethod | fulltext_linktorsrc |
| Discipline | Engineering |
| EISSN | 1872-7522 |
| EndPage | 63 |
| ExternalDocumentID | 10_1016_j_vlsi_2017_05_005 S0167926017303164 |
| GroupedDBID | --K --M -~X .DC .~1 0R~ 1B1 1~. 1~5 29J 4.4 457 4G. 5GY 5VS 7-5 71M 8P~ 9JN AACTN AAEDT AAEDW AAIAV AAIKJ AAKOC AALRI AAOAW AAQFI AAQXK AAXUO AAYFN ABBOA ABFNM ABJNI ABMAC ABXDB ABYKQ ACDAQ ACGFS ACNNM ACRLP ACZNC ADBBV ADEZE ADJOM ADMUD ADTZH AEBSH AECPX AEKER AFKWA AFTJW AGHFR AGUBO AGYEJ AHHHB AHJVU AHZHX AIALX AIEXJ AIKHN AITUG AJBFU AJOXV ALMA_UNASSIGNED_HOLDINGS AMFUW AMRAJ AOUOD ASPBG AVWKF AXJTR AZFZN BJAXD BKOJK BLXMC CS3 EBS EFJIC EFLBG EJD EO8 EO9 EP2 EP3 F0J F5P FDB FEDTE FGOYB FIRID FNPLU FYGXN G-2 G-Q G8K GBLVA GBOLZ HLZ HVGLF HZ~ IHE J1W JJJVA KOM LG9 LY7 M41 MO0 N9A O-L O9- OAUVE OZT P-8 P-9 P2P PC. Q38 R2- RIG ROL RPZ SBC SDF SDG SDP SES SET SEW SPC SPCBC SST SSV SSZ T5K UHS WUQ XPP ZMT ~G- 9DU AATTM AAXKI AAYWO AAYXX ABDPE ACLOT ACRPL ADNMO AEIPS AFJKZ AGQPQ AIIUN ANKPU APXCP CITATION EFKBS ~HD 7SP 8FD AFXIZ AGCQF AGRNS L7M SSH |
| ID | FETCH-LOGICAL-c328t-8a04359d435fa82b31bc5cb097b534e5a77a6f384ed615ca78550b240a4162e73 |
| ISICitedReferencesCount | 5 |
| ISICitedReferencesURI | http://www.webofscience.com/api/gateway?GWVersion=2&SrcApp=Summon&SrcAuth=ProQuest&DestLinkType=CitingArticles&DestApp=WOS_CPL&KeyUT=000411419800006&url=https%3A%2F%2Fcvtisr.summon.serialssolutions.com%2F%23%21%2Fsearch%3Fho%3Df%26include.ft.matches%3Dt%26l%3Dnull%26q%3D |
| ISSN | 0167-9260 |
| IngestDate | Mon Jul 14 10:10:41 EDT 2025 Sat Nov 29 07:26:05 EST 2025 Tue Nov 18 22:54:52 EST 2025 Fri Feb 23 02:28:18 EST 2024 |
| IsPeerReviewed | true |
| IsScholarly | true |
| Keywords | Nonbinary LDPC Block-layered decoding Min–max Iterative decoding |
| Language | English |
| LinkModel | OpenURL |
| MergedId | FETCHMERGED-LOGICAL-c328t-8a04359d435fa82b31bc5cb097b534e5a77a6f384ed615ca78550b240a4162e73 |
| Notes | ObjectType-Article-1 SourceType-Scholarly Journals-1 ObjectType-Feature-2 content type line 14 |
| PQID | 1960984502 |
| PQPubID | 2045472 |
| PageCount | 12 |
| ParticipantIDs | proquest_journals_1960984502 crossref_primary_10_1016_j_vlsi_2017_05_005 crossref_citationtrail_10_1016_j_vlsi_2017_05_005 elsevier_sciencedirect_doi_10_1016_j_vlsi_2017_05_005 |
| PublicationCentury | 2000 |
| PublicationDate | September 2017 2017-09-00 20170901 |
| PublicationDateYYYYMMDD | 2017-09-01 |
| PublicationDate_xml | – month: 09 year: 2017 text: September 2017 |
| PublicationDecade | 2010 |
| PublicationPlace | Amsterdam |
| PublicationPlace_xml | – name: Amsterdam |
| PublicationTitle | Integration (Amsterdam) |
| PublicationYear | 2017 |
| Publisher | Elsevier B.V Elsevier BV |
| Publisher_xml | – name: Elsevier B.V – name: Elsevier BV |
| References | Gallager (bib1) 1962; 8 Park, Tao, Zhang (bib29) 2015; 50 Poulliat, Fossorier, Declercq (bib22) 2008; 56 Chen, Wang (bib26) 2012; 59 Lin, Yan (bib28) 2014; 22 Le Gal, Jego, Crenne (bib25) 2014; 6 Zhang, Cai (bib17) 2011; 19 Lin, Yan (bib27) 2013; 21 H.P. Thi, S. Ajaz, H. Lee, Efficient Min-Max nonbinary LDPC decoding on GPU, in: IEEE SoC Design Conference (ISOCC), pp. 266–267, 2014. Ajaz, Lee (bib3) 2014; 11 Ueng, Liao, Chou, Yang (bib21) 2013; 61 L. Barnault, D. Declercq, Fast decoding algorithm for LDPC over GF (2 Choi, Lee (bib15) 2015; 78 Song, Cruz (bib7) 2003; 39 Lin, Sha, Wang, Li (bib11) 2010; 57 Ajaz, Lee (bib4) 2013; 49 Zhang, Cai (bib12) 2011; 58 C.-.W. Yang, X.-.R. Lee, C.-.L. Chen, H.-.C. Chang, C.-.Y. Lee, Area-efficient TFM-based stochastic decoder design for non-binary LDPC codes, in: IEEE International Symposium on Circuits and Systems (ISCAS), pp. 409–412, 2014. Declercq, Fossorier (bib9) 2007; 55 Chen, Lin, Akella (bib13) 2012; 59 J. Lacruz, F. Garcia-Herrero, M. Canet, J. Valls, A. Perez-Pascual, A 630 Mbps non-binary LDPC decoder for FPGA, in: IEEE International Symposium on Circuits and Systems (ISCAS), pp. 1989–1992, 2015. Hwang, Lee (bib2) 2013; 21 H.C. Davey, D.J. MacKay, Low density parity check codes over GF (q), in: IEEE Information Theory Workshop, (1998), pp. 70-71. Cai, Zhang (bib16) 2014; 76 H. Wymeersch, H. Steendam, M. Moeneclaey, Log-domain decoding of LDPC codes over GF (q), in: IEEE International Conference on Comm, pp. 772–776, 2004. V. Savin, Min-Max decoding for non binary LDPC codes, in: IEEE International Symposium on Information Theory (ISIT), pp. 960–964, 2008. in: Proceedings IEEE Information Theory Workshop, (2003), pp. 70-73. L. Zhou, J. Sha, Y. Chen, C. Zhang, Z. Wang, Efficient symbol reliability based decoding for QCNB-LDPC codes, in: IEEE International Symposium on Circuits and Systems (ISCAS), pp. 405–408, 2014. B. Zhou, L. Zhang, J. Kang, Q. Huang, S. Lin, K. Abdel-Ghaffar, Array dispersions of matrices and constructions of quasi-cyclic LDPC codes over non-binary fields, in: IEEE International Symposium on Information Theory (ISIT), pp. 1158–1162, 2008. Ueng, Leong, Yang, Cheng, Liao, Chen (bib14) 2012; 59 Zhang (10.1016/j.vlsi.2017.05.005_bib17) 2011; 19 Chen (10.1016/j.vlsi.2017.05.005_bib13) 2012; 59 Ueng (10.1016/j.vlsi.2017.05.005_bib14) 2012; 59 Choi (10.1016/j.vlsi.2017.05.005_bib15) 2015; 78 Lin (10.1016/j.vlsi.2017.05.005_bib27) 2013; 21 Song (10.1016/j.vlsi.2017.05.005_bib7) 2003; 39 Chen (10.1016/j.vlsi.2017.05.005_bib26) 2012; 59 Hwang (10.1016/j.vlsi.2017.05.005_bib2) 2013; 21 Lin (10.1016/j.vlsi.2017.05.005_bib28) 2014; 22 10.1016/j.vlsi.2017.05.005_bib10 Lin (10.1016/j.vlsi.2017.05.005_bib11) 2010; 57 Zhang (10.1016/j.vlsi.2017.05.005_bib12) 2011; 58 10.1016/j.vlsi.2017.05.005_bib18 10.1016/j.vlsi.2017.05.005_bib19 Ajaz (10.1016/j.vlsi.2017.05.005_bib4) 2013; 49 Poulliat (10.1016/j.vlsi.2017.05.005_bib22) 2008; 56 Ajaz (10.1016/j.vlsi.2017.05.005_bib3) 2014; 11 Cai (10.1016/j.vlsi.2017.05.005_bib16) 2014; 76 Park (10.1016/j.vlsi.2017.05.005_bib29) 2015; 50 Gallager (10.1016/j.vlsi.2017.05.005_bib1) 1962; 8 Le Gal (10.1016/j.vlsi.2017.05.005_bib25) 2014; 6 10.1016/j.vlsi.2017.05.005_bib20 Ueng (10.1016/j.vlsi.2017.05.005_bib21) 2013; 61 10.1016/j.vlsi.2017.05.005_bib5 Declercq (10.1016/j.vlsi.2017.05.005_bib9) 2007; 55 10.1016/j.vlsi.2017.05.005_bib23 10.1016/j.vlsi.2017.05.005_bib6 10.1016/j.vlsi.2017.05.005_bib24 10.1016/j.vlsi.2017.05.005_bib8 |
| References_xml | – reference: L. Zhou, J. Sha, Y. Chen, C. Zhang, Z. Wang, Efficient symbol reliability based decoding for QCNB-LDPC codes, in: IEEE International Symposium on Circuits and Systems (ISCAS), pp. 405–408, 2014. – volume: 61 start-page: 2940 year: 2013 end-page: 2951 ident: bib21 article-title: A high-throughput trellis-based layered decoding architecture for non-binary LDPC codes using max-log-QSPA publication-title: IEEE Trans. Signal Process. – volume: 59 start-page: 2784 year: 2012 end-page: 2794 ident: bib26 article-title: High-throughput efficient non-binary LDPC decoder based on the simplified min-sum algorithm publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 59 start-page: 385 year: 2012 end-page: 398 ident: bib14 article-title: An efficient layered decoding architecture for nonbinary QC-LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – reference: ), in: Proceedings IEEE Information Theory Workshop, (2003), pp. 70-73. – volume: 11 start-page: 1 year: 2014 end-page: 6 ident: bib3 article-title: An efficient radix-4 Quasi-cyclic shift network for QC-LDPC decoders publication-title: IEICE Electron. Express – reference: J. Lacruz, F. Garcia-Herrero, M. Canet, J. Valls, A. Perez-Pascual, A 630 Mbps non-binary LDPC decoder for FPGA, in: IEEE International Symposium on Circuits and Systems (ISCAS), pp. 1989–1992, 2015. – volume: 76 start-page: 211 year: 2014 end-page: 222 ident: bib16 article-title: Efficient check node processing architectures for non-binary LDPC decoding using power representation publication-title: J. Signal Process. Syst. – volume: 56 start-page: 1626 year: 2008 end-page: 1635 ident: bib22 article-title: Design of regular (2, d publication-title: IEEE Trans. Comm. – volume: 22 start-page: 2649 year: 2014 end-page: 2660 ident: bib28 article-title: An efficient fully parallel decoder architecture for nonbinary LDPC codes publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. – reference: H.C. Davey, D.J. MacKay, Low density parity check codes over GF (q), in: IEEE Information Theory Workshop, (1998), pp. 70-71. – reference: H.P. Thi, S. Ajaz, H. Lee, Efficient Min-Max nonbinary LDPC decoding on GPU, in: IEEE SoC Design Conference (ISOCC), pp. 266–267, 2014. – volume: 49 start-page: 1246 year: 2013 end-page: 1248 ident: bib4 article-title: Reduced-complexity local switch based multi-mode QC-LDPC decoder architecture for Gbit wireless communication publication-title: Elect. Lett. – volume: 50 start-page: 464 year: 2015 end-page: 475 ident: bib29 article-title: A fully parallel nonbinary LDPC decoder with fine-grained dynamic clock gating publication-title: IEEE J. Solid-State Circuits – volume: 21 start-page: 1756 year: 2013 end-page: 1761 ident: bib27 article-title: Efficient shuffled decoder architecture for nonbinary quasi-cyclic LDPC codes publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. – volume: 19 start-page: 1229 year: 2011 end-page: 1238 ident: bib17 article-title: Reduced-complexity decoder architecture for non-binary LDPC codes publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. – reference: L. Barnault, D. Declercq, Fast decoding algorithm for LDPC over GF (2 – reference: V. Savin, Min-Max decoding for non binary LDPC codes, in: IEEE International Symposium on Information Theory (ISIT), pp. 960–964, 2008. – reference: C.-.W. Yang, X.-.R. Lee, C.-.L. Chen, H.-.C. Chang, C.-.Y. Lee, Area-efficient TFM-based stochastic decoder design for non-binary LDPC codes, in: IEEE International Symposium on Circuits and Systems (ISCAS), pp. 409–412, 2014. – volume: 39 start-page: 1081 year: 2003 end-page: 1087 ident: bib7 article-title: Reduced-complexity decoding of Q-ary LDPC codes for magnetic recording publication-title: IEEE Trans. Magn. – volume: 21 start-page: 1337 year: 2013 end-page: 1341 ident: bib2 article-title: Block-circulant RS-LDPC code: code construction and efficient decoder design publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. – volume: 59 start-page: 188 year: 2012 end-page: 197 ident: bib13 article-title: Efficient configurable decoder architecture for nonbinary Quasi-Cyclic LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – reference: H. Wymeersch, H. Steendam, M. Moeneclaey, Log-domain decoding of LDPC codes over GF (q), in: IEEE International Conference on Comm, pp. 772–776, 2004. – reference: B. Zhou, L. Zhang, J. Kang, Q. Huang, S. Lin, K. Abdel-Ghaffar, Array dispersions of matrices and constructions of quasi-cyclic LDPC codes over non-binary fields, in: IEEE International Symposium on Information Theory (ISIT), pp. 1158–1162, 2008. – volume: 6 start-page: 29 year: 2014 end-page: 32 ident: bib25 article-title: A high throughput efficient approach for decoding LDPC codes onto GPU devices publication-title: IEEE Embed. Syst. Lett. – volume: 57 start-page: 1071 year: 2010 end-page: 1082 ident: bib11 article-title: Efficient decoder design for nonbinary quasicyclic LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 58 start-page: 402 year: 2011 end-page: 414 ident: bib12 article-title: Efficient partial-parallel decoder architecture for quasi-cyclic nonbinary LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 8 start-page: 21 year: 1962 end-page: 28 ident: bib1 article-title: Low-density parity-check codes publication-title: Inf. Theory IRE Trans. – volume: 78 start-page: 209 year: 2015 end-page: 222 ident: bib15 article-title: Block-layered decoder architecture for quasi-cyclic nonbinary LDPC codes publication-title: J. Signal Process. Syst. – volume: 55 start-page: 633 year: 2007 end-page: 643 ident: bib9 article-title: Decoding algorithms for nonbinary LDPC codes over GF publication-title: IEEE Trans. Comm. – volume: 22 start-page: 2649 year: 2014 ident: 10.1016/j.vlsi.2017.05.005_bib28 article-title: An efficient fully parallel decoder architecture for nonbinary LDPC codes publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. doi: 10.1109/TVLSI.2013.2293224 – volume: 19 start-page: 1229 year: 2011 ident: 10.1016/j.vlsi.2017.05.005_bib17 article-title: Reduced-complexity decoder architecture for non-binary LDPC codes publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. doi: 10.1109/TVLSI.2010.2047956 – volume: 55 start-page: 633 year: 2007 ident: 10.1016/j.vlsi.2017.05.005_bib9 article-title: Decoding algorithms for nonbinary LDPC codes over GF publication-title: IEEE Trans. Comm. doi: 10.1109/TCOMM.2007.894088 – ident: 10.1016/j.vlsi.2017.05.005_bib20 doi: 10.1109/ISCAS.2014.6865152 – ident: 10.1016/j.vlsi.2017.05.005_bib5 doi: 10.1109/4234.681360 – volume: 49 start-page: 1246 year: 2013 ident: 10.1016/j.vlsi.2017.05.005_bib4 article-title: Reduced-complexity local switch based multi-mode QC-LDPC decoder architecture for Gbit wireless communication publication-title: Elect. Lett. doi: 10.1049/el.2013.1673 – volume: 76 start-page: 211 year: 2014 ident: 10.1016/j.vlsi.2017.05.005_bib16 article-title: Efficient check node processing architectures for non-binary LDPC decoding using power representation publication-title: J. Signal Process. Syst. doi: 10.1007/s11265-013-0864-x – volume: 59 start-page: 188 year: 2012 ident: 10.1016/j.vlsi.2017.05.005_bib13 article-title: Efficient configurable decoder architecture for nonbinary Quasi-Cyclic LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 59 start-page: 385 year: 2012 ident: 10.1016/j.vlsi.2017.05.005_bib14 article-title: An efficient layered decoding architecture for nonbinary QC-LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 57 start-page: 1071 year: 2010 ident: 10.1016/j.vlsi.2017.05.005_bib11 article-title: Efficient decoder design for nonbinary quasicyclic LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 59 start-page: 2784 year: 2012 ident: 10.1016/j.vlsi.2017.05.005_bib26 article-title: High-throughput efficient non-binary LDPC decoder based on the simplified min-sum algorithm publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 78 start-page: 209 year: 2015 ident: 10.1016/j.vlsi.2017.05.005_bib15 article-title: Block-layered decoder architecture for quasi-cyclic nonbinary LDPC codes publication-title: J. Signal Process. Syst. doi: 10.1007/s11265-013-0816-5 – volume: 61 start-page: 2940 year: 2013 ident: 10.1016/j.vlsi.2017.05.005_bib21 article-title: A high-throughput trellis-based layered decoding architecture for non-binary LDPC codes using max-log-QSPA publication-title: IEEE Trans. Signal Process. doi: 10.1109/TSP.2013.2256905 – ident: 10.1016/j.vlsi.2017.05.005_bib18 doi: 10.1109/ISCAS.2015.7169065 – ident: 10.1016/j.vlsi.2017.05.005_bib19 doi: 10.1109/ISCAS.2014.6865151 – volume: 39 start-page: 1081 year: 2003 ident: 10.1016/j.vlsi.2017.05.005_bib7 article-title: Reduced-complexity decoding of Q-ary LDPC codes for magnetic recording publication-title: IEEE Trans. Magn. doi: 10.1109/TMAG.2003.808600 – volume: 58 start-page: 402 year: 2011 ident: 10.1016/j.vlsi.2017.05.005_bib12 article-title: Efficient partial-parallel decoder architecture for quasi-cyclic nonbinary LDPC codes publication-title: IEEE Trans. Circuits Syst. I: Regul. Pap. – volume: 50 start-page: 464 year: 2015 ident: 10.1016/j.vlsi.2017.05.005_bib29 article-title: A fully parallel nonbinary LDPC decoder with fine-grained dynamic clock gating publication-title: IEEE J. Solid-State Circuits doi: 10.1109/JSSC.2014.2362854 – ident: 10.1016/j.vlsi.2017.05.005_bib6 doi: 10.1109/ITW.2003.1216697 – ident: 10.1016/j.vlsi.2017.05.005_bib24 doi: 10.1109/ISOCC.2014.7087640 – ident: 10.1016/j.vlsi.2017.05.005_bib23 doi: 10.1109/ISIT.2008.4595169 – volume: 11 start-page: 1 year: 2014 ident: 10.1016/j.vlsi.2017.05.005_bib3 article-title: An efficient radix-4 Quasi-cyclic shift network for QC-LDPC decoders publication-title: IEICE Electron. Express doi: 10.1587/elex.11.20130837 – ident: 10.1016/j.vlsi.2017.05.005_bib8 doi: 10.1109/ICC.2004.1312606 – volume: 21 start-page: 1756 year: 2013 ident: 10.1016/j.vlsi.2017.05.005_bib27 article-title: Efficient shuffled decoder architecture for nonbinary quasi-cyclic LDPC codes publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. doi: 10.1109/TVLSI.2012.2218839 – volume: 8 start-page: 21 year: 1962 ident: 10.1016/j.vlsi.2017.05.005_bib1 article-title: Low-density parity-check codes publication-title: Inf. Theory IRE Trans. doi: 10.1109/TIT.1962.1057683 – volume: 56 start-page: 1626 year: 2008 ident: 10.1016/j.vlsi.2017.05.005_bib22 article-title: Design of regular (2, dc)-LDPC codes over GF(q) using their binary images publication-title: IEEE Trans. Comm. doi: 10.1109/TCOMM.2008.060527 – ident: 10.1016/j.vlsi.2017.05.005_bib10 doi: 10.1109/ISIT.2008.4595129 – volume: 21 start-page: 1337 year: 2013 ident: 10.1016/j.vlsi.2017.05.005_bib2 article-title: Block-circulant RS-LDPC code: code construction and efficient decoder design publication-title: IEEE Trans. Very Large Scale Integr. (VLSI) Syst. doi: 10.1109/TVLSI.2012.2210452 – volume: 6 start-page: 29 year: 2014 ident: 10.1016/j.vlsi.2017.05.005_bib25 article-title: A high throughput efficient approach for decoding LDPC codes onto GPU devices publication-title: IEEE Embed. Syst. Lett. doi: 10.1109/LES.2014.2311317 |
| SSID | ssj0001475 |
| Score | 2.1116126 |
| Snippet | This paper presents a novel forward-backward four-way merger min-max algorithm and high-throughput decoder architecture for nonbinary low-density parity-check... |
| SourceID | proquest crossref elsevier |
| SourceType | Aggregation Database Enrichment Source Index Database Publisher |
| StartPage | 52 |
| SubjectTerms | Algorithms Block-layered decoding Chemical synthesis CMOS Decoding Error correcting codes Iterative decoding Min–max Nonbinary LDPC Studies |
| Title | High-throughput partial-parallel block-layered decoding architecture for nonbinary LDPC codes |
| URI | https://dx.doi.org/10.1016/j.vlsi.2017.05.005 https://www.proquest.com/docview/1960984502 |
| Volume | 59 |
| WOSCitedRecordID | wos000411419800006&url=https%3A%2F%2Fcvtisr.summon.serialssolutions.com%2F%23%21%2Fsearch%3Fho%3Df%26include.ft.matches%3Dt%26l%3Dnull%26q%3D |
| hasFullText | 1 |
| inHoldings | 1 |
| isFullTextHit | |
| isPrint | |
| journalDatabaseRights | – providerCode: PRVESC databaseName: Elsevier SD Freedom Collection Journals 2021 customDbUrl: eissn: 1872-7522 dateEnd: 99991231 omitProxy: false ssIdentifier: ssj0001475 issn: 0167-9260 databaseCode: AIEXJ dateStart: 19950601 isFulltext: true titleUrlDefault: https://www.sciencedirect.com providerName: Elsevier |
| link | http://cvtisr.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwtV3PT9swFLYm2GE7TLAfGhubfNit8pTYcW0fK34IJoR6YFMvk-U4RtCFUJEWwf56nmMnLUGgcdglqqLETfu--H1-fu97CH0zglqgCY7YxAxJljpF8twwYmSiwN9QM2yq0n4dieNjOZmocdzBr5t2AqKq5M2Nmv1XU8M5MLYvnX2GubtB4QR8BqPDEcwOx38yvM_cILH9zmwxH8z8NaYkXuS7LF3pc9XtH1KaW9-mc1DA-rMpbLm3peCTD6vLKg_Vuke7452BL36vV7nsYVSaCACSowuvuVB4gHXBhfGZufCtQRsHt7hdlp2NpuZvCEgDy-8i0jEr6MBUZ5er4QhwcW2-VRehhJlX0dAkoJ1io-h3mCODYm30tmF2ezCPh5DC9Pt1WZ_7_Lsgr5rwpddqd-p7zqxLMWyz16baj6H9GDrhutG7XaeCK5gC10eHe5MfneNOM8FbKXj_C2KNVUgH7D_JYzym59EbmnKygd7E9QUeBVxsoheueoter6hOvkO_ewjBfYTgewjBLULwKkIwIAR3CMEeIbhByHv0c3_vZOeAxC4bxDIq50SaBCizKuBwaiTNWZpbbvNEiZyzzHEjhBmeMpm5AtivNcJL4OVABA1weeoE-4DW4OvcR4QLxqhVsASXjgPzc3kmFC0Sx3gBAyRsC6Xtf6ZtlKD3nVBK_bi1ttCgu2cWBFievJq3ptCRQgZqqAFZT9633dpNx3e51qlXY5QZT-inZz3EZ_Rq-WZso7X51cJ9QS_t9fy8vvoaUXcHu4ecuQ |
| linkProvider | Elsevier |
| openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=High-throughput+partial-parallel+block-layered+decoding+architecture+for+nonbinary+LDPC+codes&rft.jtitle=Integration+%28Amsterdam%29&rft.au=Pham+Thi%2C+Huyen&rft.au=Ajaz%2C+Sabooh&rft.au=Lee%2C+Hanho&rft.date=2017-09-01&rft.issn=0167-9260&rft.volume=59&rft.spage=52&rft.epage=63&rft_id=info:doi/10.1016%2Fj.vlsi.2017.05.005&rft.externalDBID=n%2Fa&rft.externalDocID=10_1016_j_vlsi_2017_05_005 |
| thumbnail_l | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=0167-9260&client=summon |
| thumbnail_m | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=0167-9260&client=summon |
| thumbnail_s | http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=0167-9260&client=summon |