Design and Implementation of Low Power, Area Crosstalk Reduction Using Static Timing Analysis
One of the biggest issues with VLSI connections is crosstalk, which is caused by coupling capacitance. Crosstalk reduces operation performance during switching activities and produces undesired output. Noise level rises as switching frequency does as well. Crosstalk will be eliminated by encode the...
Uložené v:
| Vydané v: | E3S web of conferences Ročník 540; s. 14001 |
|---|---|
| Hlavní autori: | , , , , , |
| Médium: | Journal Article Konferenčný príspevok.. |
| Jazyk: | English |
| Vydavateľské údaje: |
Les Ulis
EDP Sciences
01.01.2024
|
| Predmet: | |
| ISSN: | 2267-1242, 2555-0403, 2267-1242 |
| On-line prístup: | Získať plný text |
| Tagy: |
Pridať tag
Žiadne tagy, Buďte prvý, kto otaguje tento záznam!
|
| Shrnutí: | One of the biggest issues with VLSI connections is crosstalk, which is caused by coupling capacitance. Crosstalk reduces operation performance during switching activities and produces undesired output. Noise level rises as switching frequency does as well. Crosstalk will be eliminated by encode the data before connecting into the bus line. This procedure reduces the crosstalk issue by using the improved logic architecture. The proposed approach utilizes a combination of circuit-level optimization techniques, such as gate sizing and interconnect optimization, and advanced timing analysis tools to minimize power consumption and reduce crosstalk. |
|---|---|
| Bibliografia: | ObjectType-Conference Proceeding-1 SourceType-Conference Papers & Proceedings-1 content type line 21 |
| ISSN: | 2267-1242 2555-0403 2267-1242 |
| DOI: | 10.1051/e3sconf/202454014001 |