Clock gating for power optimization in ASIC design cycle theory & practice
In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools as they have developed in time. Based on these approaches, we propose an integrated and additive design methodology spanning the backend desig...
Uloženo v:
| Vydáno v: | Proceeding of the 13th international symposium on Low power electronics and design (ISLPED '08) s. 307 - 308 |
|---|---|
| Hlavní autoři: | , , , , , |
| Médium: | Konferenční příspěvek |
| Jazyk: | angličtina |
| Vydáno: |
New York, NY, USA
ACM
11.08.2008
IEEE |
| Edice: | ACM Conferences |
| Témata: | |
| ISBN: | 9781605581095, 1605581097, 9781424486342, 1424486343 |
| On-line přístup: | Získat plný text |
| Tagy: |
Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!
|
| Shrnutí: | In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools as they have developed in time. Based on these approaches, we propose an integrated and additive design methodology spanning the backend design space. We show that over 30% power savings in dynamic power can be achieved through this methodology subject to application scenarios of the design. |
|---|---|
| ISBN: | 9781605581095 1605581097 9781424486342 1424486343 |
| DOI: | 10.1145/1393921.1394003 |

