Suchergebnisse - field programming able gate array

  1. 1

    Applying Standard JPEG 2000 Part One on Image Compression von Maha Abdul Rahman Hasso, Sahlah Abed Ali

    ISSN: 1815-4816, 2311-7990
    Veröffentlicht: Mosul University 03.06.2020
    “… In this paper, has been proposed Algorithm for standard JPEG2000 part one for image compression. The proposed Algorithm was executed by  using  MATLAB7.11  …”
    Volltext
    Journal Article
  2. 2

    Bitstream Database-Driven FPGA Programming Flow Based on Standard OpenCL von Leppanen, Topi, Leppanen, Leevi, Multanen, Joonas, Jaaskelainen, Pekka

    ISSN: 1063-8210, 1557-9999
    Veröffentlicht: New York IEEE 01.12.2024
    “… Field-programmable gate array (FPGA) vendors provide high-level synthesis (HLS) compilers with accompanying OpenCL runtimes to enable easier use of their devices by non-hardware experts …”
    Volltext
    Journal Article
  3. 3

    FPGA Programming for Beginners: Bring your ideas to life by creating hardware designs and electronic circuits with SystemVerilog von Bruno, Frank

    ISBN: 9781789805413, 1789805414
    Veröffentlicht: Birmingham Packt Publishing 2021
    “… Field Programmable Gate Arrays (FPGAs) have now become a core part of most modern electronic and computer systems …”
    Volltext
    E-Book
  4. 4

    Parallel field programmable gate array implementation of the sum of absolute differences algorithm used in the stereoscopic system von Sejai, Mohamed, Mansouri, Anass, Dosse, Saad Bennani, Ruichek, Yassine

    ISSN: 1693-6930, 2302-9293
    Veröffentlicht: Yogyakarta Ahmad Dahlan University 01.12.2022
    Veröffentlicht in Telkomnika (01.12.2022)
    “… of the SAD block, and verified by simulation and successfully implemented in Cyclone IV field programmable gate array (FPGA …”
    Volltext
    Journal Article
  5. 5

    Architecting High-Performance Embedded Systems: Design and build high-performance real-time digital systems based on FPGAs and custom circuits von Ledin, Jim

    Veröffentlicht: Birmingham Packt Publishing 2021
    “… Explore the complete process of developing systems based on field-programmable gate arrays (FPGAs …”
    Volltext
    E-Book
  6. 6

    Programming Parallelism on FPGAs with Eclat von Sylvestre, Loïc, Sérot, Jocelyn, Chailloux, Emmanuel

    ISSN: 0885-7458, 1573-7640
    Veröffentlicht: New York Springer US 01.08.2025
    Veröffentlicht in International journal of parallel programming (01.08.2025)
    “… Eclat is a general-purpose OCaml -like programming language with synchronous semantics for designing reactive hardware applications on FPGAs …”
    Volltext
    Journal Article
  7. 7

    On the scalability of evolvable hardware architectures: comparison of systolic array and Cartesian genetic programming von Mora, Javier, Salvador, Rubén, de la Torre, Eduardo

    ISSN: 1389-2576, 1573-7632
    Veröffentlicht: New York Springer US 01.06.2019
    Veröffentlicht in Genetic programming and evolvable machines (01.06.2019)
    “… However, these large sizes pose new challenges for the EA and the architecture, which may not be able to take full advantage of the computing capabilities of its PEs …”
    Volltext
    Journal Article
  8. 8

    Implementation of Carrier-Based Simple Boost Pulse Width Modulation (PWM) for Z-Source Inverter (ZSI) using Field Programming Gate Array (FPGA) von Muhammad, M, Rasin, Z, Jidin, A

    ISSN: 1757-8981, 1757-899X
    Veröffentlicht: Bristol IOP Publishing 01.08.2017
    “… The conventional inverter circuit based on the SPWM technique for example does not able to fully utilize its DC input voltage to produce a greater output voltage …”
    Volltext
    Journal Article
  9. 9

    A CPU‐FPGA heterogeneous approach for biological sequence comparison using high‐level synthesis von Jorge, Carlos A. C., Nery, Alexandre S., Melo, Alba C. M. A., Goldman, Alfredo

    ISSN: 1532-0626, 1532-0634
    Veröffentlicht: Hoboken, USA John Wiley & Sons, Inc 25.02.2021
    Veröffentlicht in Concurrency and computation (25.02.2021)
    “… The LCS algorithm has been thoroughly tailored using Vivado High‐Level Synthesis tool, which is able to synthesize register transfer level (RTL) from high …”
    Volltext
    Journal Article
  10. 10

    APEIRON: A Framework for High Level Programming of Dataflow Applications on Multi-FPGA Systems von Ammendola, Roberto, Biagioni, Andrea, Chiarini, Carlotta, Ciardiello, Andrea, Cretaro, Paolo, Frezza, Ottorino, Lo Cicero, Francesca, Lonardo, Alessandro, Martinelli, Michele, Paolucci, Pier Stanislao, Pontisso, Luca, Simula, Francesco, Rossi, Cristian, Turisini, Matteo, Vicini, Piero

    ISSN: 2100-014X, 2101-6275, 2100-014X
    Veröffentlicht: Les Ulis EDP Sciences 01.01.2024
    Veröffentlicht in EPJ Web of conferences (01.01.2024)
    “… devices are a good fit inasmuch they can not only provide adequate compute, memory and I/O resources but also a smooth programming experience thanks to the availability of High-Level Synthesis (HLS) tools …”
    Volltext
    Journal Article Tagungsbericht
  11. 11

    High-Performance Computing of Real-Time and Multichannel Histograms: A Full FPGA Approach von Costa, Andrea, Corna, Nicola, Garzetti, Fabio, Lusardi, Nicola, Ronconi, Enrico, Geraci, Angelo

    ISSN: 2169-3536, 2169-3536
    Veröffentlicht: Piscataway IEEE 2022
    Veröffentlicht in IEEE access (2022)
    “… Applications of various natures, ranging from biology to chemistry, from medical imaging to spectroscopy, need systems able to detect, process and store huge amounts of data in real-time …”
    Volltext
    Journal Article
  12. 12

    Towards Automated Generation of Chiplet-Based Systems Invited Paper von Limaye, Ankur, Barone, Claudio, Agostini, Nicolas Bohm, Minutoli, Marco, Manzano, Joseph, Castellana, Vito Giovanni, Gozzi, Giovanni, Fiorito, Michele, Curzel, Serena, Ferrandi, Fabrizio, Tumeo, Antonino

    ISSN: 2153-697X
    Veröffentlicht: IEEE 22.01.2024
    “… ) or Field Programmable Gate Arrays (FPGAs) starting from high-level programming. SODA is composed of a high-level frontend, SODA-OPT, which leverages the multilevel intermediate representation (MLIR …”
    Volltext
    Tagungsbericht
  13. 13

    Generation of logic designs for efficiently solving ordinary differential equations on field programmable gate arrays von Bartel, Silas, Korch, Matthias

    ISSN: 0038-0644, 1097-024X
    Veröffentlicht: Bognor Regis Wiley Subscription Services, Inc 01.01.2023
    Veröffentlicht in Software, practice & experience (01.01.2023)
    “… Field programmable gate arrays (FPGAs) are a promising platform, expected to be usable as efficient accelerators for such computations …”
    Volltext
    Journal Article
  14. 14

    Metal-Ion-Triggered ExonucleaseIII Activity for the Construction of DNA Colorimetric Logic Gates von Gao, Wan, Zhang, Li, Liang, Ru-Ping, Qiu, Jian-Ding

    ISSN: 0947-6539, 1521-3765
    Veröffentlicht: Weinheim Wiley Subscription Services, Inc 19.10.2015
    Veröffentlicht in Chemistry : a European journal (19.10.2015)
    “… One is the two split G-rich DNA strands that are used to design the OR, AND, INHIBIT, and XOR gates, whereas the other is the self-assembled split G-quadruplex structure to construct NOR, NAND …”
    Volltext
    Journal Article
  15. 15

    AnyHLS: High-Level Synthesis With Partial Evaluation von Ozkan, M. Akif, Perard-Gayot, Arsene, Membarth, Richard, Slusallek, Philipp, Leisa, Roland, Hack, Sebastian, Teich, Jurgen, Hannig, Frank

    ISSN: 0278-0070, 1937-4151
    Veröffentlicht: New York IEEE 01.11.2020
    “… Field programmable gate arrays (FPGAs) excel in low power and high throughput computations, but they are challenging to program …”
    Volltext
    Journal Article
  16. 16

    Remote Programming of Network Robots Within the UJI Industrial Robotics Telelaboratory: FPGA Vision and SNRP Network Protocol von Marin, R., Leon, G., Wirz, R., Sales, J., Claver, J.M., Sanz, P.J., Fernandez, J.

    ISSN: 0278-0046, 1557-9948
    Veröffentlicht: New York IEEE 01.12.2009
    Veröffentlicht in IEEE transactions on industrial electronics (1982) (01.12.2009)
    “… By using this system, students are able to program experiments remotely via the Web, in order to combine the use of a field-programmable gate array (FPGA …”
    Volltext
    Journal Article Verlag
  17. 17

    Exploring GPU-Accelerated Routing for FPGAs von Shen, Minghua, Luo, Guojie, Xiao, Nong

    ISSN: 1045-9219, 1558-2183
    Veröffentlicht: New York IEEE 01.06.2019
    “… Field Programmable Gate Arrays (FPGAs) are reconfigurable architectures able to provide a good balance between energy efficiency and flexibility with respect to CPUs and ASICs …”
    Volltext
    Journal Article
  18. 18

    Hardware-Supported Patching of Security Bugs in Hardware IP Blocks von Liu, Wei-Kai, Tan, Benjamin, Fung, Jason M., Karri, Ramesh, Chakrabarty, Krishnendu

    ISSN: 0278-0070, 1937-4151
    Veröffentlicht: New York IEEE 01.01.2023
    “… ) to produce a system on chip (SoC). For improved survivability, designers should be able to patch the SoC to mitigate potential security issues arising from hardware IPs …”
    Volltext
    Journal Article
  19. 19

    Effective Logic Synthesis for Threshold Logic Circuit Design von Neutzling, Augusto, Matos, Jody Maick, Mishchenko, Alan, Reis, Andre, Ribas, Renato P.

    ISSN: 0278-0070, 1937-4151
    Veröffentlicht: New York IEEE 01.05.2019
    “… This paper presents a novel and effective logic synthesis flow able to identify threshold logic functions during the technology mapping process …”
    Volltext
    Journal Article
  20. 20

    Parallel chaos-based image encryption algorithm: high-level synthesis and FPGA implementation von Moghimi Moghaddam, Saeed Sharifian, Rashtchi, Vahid, Azarpeyvand, Ali

    ISSN: 0920-8542, 1573-0484
    Veröffentlicht: New York Springer US 01.05.2024
    Veröffentlicht in The Journal of supercomputing (01.05.2024)
    “… Using high-level synthesis, PCCIE is implemented on a Field Programmable Gate Array …”
    Volltext
    Journal Article