Výsledky vyhledávání - Hardware Integrated circuits Logic circuits Arithmetic AND datapath circuits~

  1. 1

    A new stochastic computing multiplier with application to deep convolutional neural networks Autor Hyeonuk Sim, Jongeun Lee

    Vydáno: IEEE 01.06.2017
    “…Stochastic computing (SC) allows for extremely low cost and low power implementations of common arithmetic operations…”
    Získat plný text
    Konferenční příspěvek
  2. 2

    Architectural-space exploration of approximate multipliers Autor Rehman, Semeen, El-Harouni, Walaa, Shafique, Muhammad, Kumar, Akash, Henkel, Jorg

    ISSN: 1558-2434
    Vydáno: ACM 01.11.2016
    “…This paper presents an architectural-space exploration methodology for designing approximate multipliers. Unlike state-of-the-art, our methodology generates…”
    Získat plný text
    Konferenční příspěvek
  3. 3

    Bit-pragmatic deep neural network computing Autor Albericio, Jorge, Delmás, Alberto, Judd, Patrick, Sharify, Sayeh, O'Leary, Gerard, Genov, Roman, Moshovos, Andreas

    ISBN: 1450349528, 9781450349529
    ISSN: 2379-3155
    Vydáno: New York, NY, USA ACM 14.10.2017
    “…Deep Neural Networks expose a high degree of parallelism, making them amenable to highly data parallel architectures. However, data-parallel architectures…”
    Získat plný text
    Konferenční příspěvek
  4. 4

    Dynamic energy-accuracy trade-off using stochastic computing in deep neural networks Autor Kyounghoon Kim, Jungki Kim, Joonsang Yu, Jungwoo Seo, Jongeun Lee, Kiyoung Choi

    Vydáno: IEEE 05.06.2016
    “… The approach allows an easy implementation of early decision termination with a fixed hardware design by exploiting the progressive precision characteristics of stochastic computing, which was not…”
    Získat plný text
    Konferenční příspěvek
  5. 5

    A low latency generic accuracy configurable adder Autor Shafique, Muhammad, Ahmad, Waqas, Hafiz, Rehan, Henkel, Jorg

    ISSN: 0738-100X
    Vydáno: IEEE 01.06.2015
    “… An error correction unit is integrated to provide accurate results for cases where high accuracy is required…”
    Získat plný text
    Konferenční příspěvek
  6. 6

    Measurement-based uncomputation of quantum circuits for modular arithmetic Autor Luongo, Alessandro, Miti, Antonio Michele, Narasimhachar, Varun, Sireesh, Adithya

    Vydáno: IEEE 22.06.2025
    “…% for modular adders based on the architecture of [2]. Our results have the potential to improve other circuits for modular arithmetic, such as modular multiplication…”
    Získat plný text
    Konferenční příspěvek
  7. 7

    Logic Synthesis for Digital In-Memory Computing Autor Haq Rashed, Muhammad Rashedul, Kumar Jha, Sumit, Ewetz, Rickard

    ISSN: 1558-2434
    Vydáno: ACM 29.10.2022
    “… State-of-the-art digital in-memory computing schemes rely on manually decomposing arithmetic operations into in-memory compute kernels…”
    Získat plný text
    Konferenční příspěvek
  8. 8

    Equivalence among stochastic logic circuits and its application Autor Te-Hsuan Chen, Hayes, John P.

    ISSN: 0738-100X
    Vydáno: IEEE 07.06.2015
    “… It implements arithmetic operations by extremely simple and low-power hardware. Despite major new applications, SC's theory and design requirements are poorly understood…”
    Získat plný text
    Konferenční příspěvek
  9. 9

    Stochastic circuits for real-time image-processing applications Autor Alaghi, Armin, Li, Cheng, Hayes, John P.

    ISBN: 1450320716, 9781450320719
    ISSN: 0738-100X
    Vydáno: New York, NY, USA ACM 29.05.2013
    “… We show how stochastic circuits can be integrated at the pixel level with image sensors, thus supporting efficient real-time (pre…”
    Získat plný text
    Konferenční příspěvek
  10. 10
  11. 11

    Precon: A Precision-Convertible Architecture for Accelerating Quantized Deep Learning Models across Various Domains Including LLMs Autor Park, Jongwoo, Kim, Hyeonseong, Han, Jiyun, Choi, Seungkyu

    Vydáno: IEEE 22.06.2025
    “… By enabling on-the-fly switching between half-float (FP16) decoding and integer (INT) decomposition, the design effectively supports INT4-FP16, INT4-INT4, and INT4INT8 arithmetic within shared logic…”
    Získat plný text
    Konferenční příspěvek
  12. 12

    PolyCleaner: Clean your Polynomials before Backward Rewriting to verify Million-gate Multipliers Autor Mahzoon, Alireza, Grosse, Daniel, Drechsler, Rolf

    ISSN: 1558-2434
    Vydáno: ACM 01.11.2018
    “…Nowadays, a variety of multipliers are used in different computationally intensive industrial applications. Most of these multipliers are highly parallelized…”
    Získat plný text
    Konferenční příspěvek
  13. 13

    BP-NTT: Fast and Compact in-SRAM Number Theoretic Transform with Bit-Parallel Modular Multiplication Autor Zhang, Jingyao, Imani, Mohsen, Sadredini, Elaheh

    Vydáno: IEEE 09.07.2023
    “… However, costly division operations and complex data dependencies make efficient and flexible hardware design to be challenging, especially on resource-constrained edge devices…”
    Získat plný text
    Konferenční příspěvek
  14. 14

    Uint-Packing: Multiply Your DNN Accelerator Performance via Unsigned Integer DSP Packing Autor Zhang, Jingwei, Zhang, Meng, Cao, Xinye, Li, Guoqing

    Vydáno: IEEE 09.07.2023
    “…DSP blocks are undoubtedly efficient solutions for implementing multiply-accumulate (MAC) operations on FPGA. Since DSP resources are scarce in FPGA, the…”
    Získat plný text
    Konferenční příspěvek
  15. 15

    AccALS: Accelerating Approximate Logic Synthesis by Selection of Multiple Local Approximate Changes Autor Wang, Xuan, Tao, Sijun, Zhu, Jingjing, Shi, Yiyu, Qian, Weikang

    Vydáno: IEEE 09.07.2023
    “… To automatically synthesize approximate circuits, many iterative approximate logic synthesis (ALS) methods have been proposed…”
    Získat plný text
    Konferenční příspěvek
  16. 16

    Efficient Implementation of Finite Field Arithmetic for Binary Ring-LWE Post-Quantum Cryptography Through a Novel Lookup-Table-Like Method Autor Xie, Jiafeng, He, Pengzhou, Wen, Wujie

    Vydáno: IEEE 05.12.2021
    “…: (i) an algorithm-hardware co-design driven derivation of the proposed LUT-like method is provided detailedly for the key arithmetic of the BRLWE scheme; (ii…”
    Získat plný text
    Konferenční příspěvek
  17. 17

    BBAL: A Bidirectional Block Floating Point-Based Quantisation Accelerator for Large Language Models Autor Han, Xiaomeng, Cheng, Yuan, Wang, Jing, Lu, Junyang, Wang, Hui, Zhang, X.x., Xu, Ning, Yang, Dawei, Jiang, Zhe

    Vydáno: IEEE 22.06.2025
    “…Large language models (LLMs), with their billions of parameters, pose substantial challenges for deployment on edge devices, straining both memory capacity and…”
    Získat plný text
    Konferenční příspěvek
  18. 18

    AdaS: A Fast and Energy-Efficient CNN Accelerator Exploiting Bit-Sparsity Autor Lin, Xiaolong, Li, Gang, Liu, Zizhao, Liu, Yadong, Zhang, Fan, Song, Zhuoran, Jing, Naifeng, Liang, Xiaoyao

    Vydáno: IEEE 09.07.2023
    “…Bit-sparsity has shown its promise in CNN acceleration. However, prior bit-sparse accelerators have two drawbacks: 1) a large number of zero values are…”
    Získat plný text
    Konferenční příspěvek
  19. 19

    Cooperative Arithmetic-Aware Approximation Techniques for Energy-Efficient Multipliers Autor Leon, Vasileios, Asimakopoulos, Konstantinos, Xydis, Sotirios, Soudris, Dimitrios, Pekmestzi, Kiamal

    Vydáno: ACM 01.06.2019
    “… In this paper, targeting multiplication circuits, i.e., the energy-hungry counterpart of hardware accelerators, an extensive exploration of the error- energy trade-off…”
    Získat plný text
    Konferenční příspěvek
  20. 20

    Don't-Care Aware ESOP Extraction via Reduced Decomposition-Tree Exploration Autor Wei, Chun-Yu, Jiang, Jie-Hong R.

    Vydáno: IEEE 09.07.2023
    “…Exclusive-OR Sum-of-Products expressions (ESOPs) are vital for circuit synthesis of arithmetic functions and emerging technologies…”
    Získat plný text
    Konferenční příspěvek