Suchergebnisse - "Proceedings International Conference on Computer Design. VLSI in Computers and Processors"

  1. 1

    Current-based testing for analog and mixed-signal circuits von Velasco-Medina, J., Nicolaidis, M.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… A new test technique for analog and mixed-signal circuits which employs current signals as input test stimuli is presented in this paper. With the …”
    Volltext
    Tagungsbericht
  2. 2

    A new non-restoring square root algorithm and its VLSI implementations von Yamin Li, Wanming Chu

    ISBN: 0818675543, 9780818675546
    ISSN: 1063-6404
    Veröffentlicht: IEEE 24.12.2002
    “… We present a new non-restoring square root algorithm that is very efficient to implement. The new algorithm presented here has the following features unlike …”
    Volltext
    Tagungsbericht
  3. 3

    TITAC-2: an asynchronous 32-bit microprocessor based on scalable-delay-insensitive model von Takamura, A., Kuwako, M., Imai, M., Fujii, T., Ozawa, M., Fukasaku, I., Ueno, Y., Nanya, T.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 22.11.2002
    “… Asynchronous design has a potential of solving many difficulties, such as clock skew and power consumption, which synchronous counterpart suffers with current …”
    Volltext
    Tagungsbericht
  4. 4

    Software power estimation and optimization for high performance, 32-bit embedded processors von Russell, J.T., Jacome, M.F.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… A software energy estimation model is presented for a family of high performance, integrated, 32-bit embedded RISC processors. This model is significantly less …”
    Volltext
    Tagungsbericht
  5. 5

    The Alpha 21264 microprocessor architecture von Kessler, R.E., McLellan, E.J., Webb, D.A.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… The 21264 is the third generation Alpha microprocessor from Compaq Computer (formerly Digital Equipment) Corporation. This microprocessor achieves the …”
    Volltext
    Tagungsbericht
  6. 6

    Vector restoration based static compaction of test sequences for synchronous sequential circuits von Pomeranz, I., Reddy, S.M.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… The authors propose a new procedure for static compaction that belongs to the class of procedures that omit test vectors from a given test sequence in order to …”
    Volltext
    Tagungsbericht
  7. 7

    Low power SRAM design using hierarchical divided bit-line approach von Karandikar, A., Parhi, K.K.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… This paper presents a novel hierarchical divided bit-line approach for reducing active power in SRAMs by reducing bit-line capacitance. Two or more 6T SRAM …”
    Volltext
    Tagungsbericht
  8. 8

    Properties of the input pattern fault model von Blanton, R.D., Hayes, J.P.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… Recent work in IC failure analysis strongly indicates the need for fault models that directly analyze the function of circuit primitives. The input pattern …”
    Volltext
    Tagungsbericht
  9. 9

    Circuit design techniques for a gigahertz integer microprocessor von Nowka, K.J., Galambos, T.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… Using highly optimized, custom circuits and fast dynamic array control structures, a small team of designers at the IBM Austin Research Laboratory has …”
    Volltext
    Tagungsbericht
  10. 10

    CMOS gate delay models for general RLC loading von Arunachalam, R., Dartu, F., Pileggi, L.T.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… Gate and cell level timing analysis remains popular yet inherently incompatible with RC and RCL interconnect loads. The Ceff concept was proposed in Qian et …”
    Volltext
    Tagungsbericht
  11. 11

    Accuracy sensitive word-length selection for algorithm optimization von Wadekar, S.A., Parker, A.C.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… In typical hardware implementations of an arithmetic-intensive algorithm, designers must determine the word lengths of resources such as adders, multipliers, …”
    Volltext
    Tagungsbericht
  12. 12

    Reducing state loss for effective trace sampling of superscalar processors von Conte, T.M., Hirsch, M.A., Menezes, K.N.

    ISBN: 0818675543, 9780818675546
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1996
    “… There is a wealth of technological alternatives that can be incorporated into a processor design. These include reservation station designs, functional unit …”
    Volltext
    Tagungsbericht
  13. 13

    Power constrained design of multiprocessor interconnection networks von Patel, C.S., Chai, S.M., Yalamanchili, S., Schimmel, D.E.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… The paper considers the power constrained design of orthogonal multiprocessor interconnection networks. The authors present a detailed model of message latency …”
    Volltext
    Tagungsbericht
  14. 14

    Asynchronous wrapper for heterogeneous systems von Bormann, D.S., Cheung, P.Y.K.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… We propose a new method for creating globally asynchronous locally synchronous (GALS) circuits. Each locally synchronous module is surrounded by an …”
    Volltext
    Tagungsbericht
  15. 15

    Pausible clocking: a first step toward heterogeneous systems von Yun, K.Y., Donohue, R.P.

    ISBN: 0818675543, 9780818675546
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1996
    “… This paper describes a novel communication scheme, which is guaranteed to be free of synchronization failures, amongst multiple synchronous modules operating …”
    Volltext
    Tagungsbericht
  16. 16

    Circular buffered switch design with wormhole routing and virtual channels von Ni, N., Pirvu, M., Bhuyan, L.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… Switch design for interconnection networks plays an important role in the overall performance of multiprocessors and computer networks. In this paper, a new …”
    Volltext
    Tagungsbericht
  17. 17

    Adaptive synchronization von Ginosar, R., Kol, R.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… Delay variations are typically accounted for by increasing cycle time margins. Adaptive synchronization eliminates this on inter-modular interfaces in very …”
    Volltext
    Tagungsbericht
  18. 18

    The ARM9 family-high performance microprocessors for embedded applications von Segars, S.

    ISBN: 9780818690990, 0818690992
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1998
    “… Portable applications such as mobile phones, pagers, and PDAs are continually growing in sophistication. This places an increasing burden on the embedded …”
    Volltext
    Tagungsbericht
  19. 19

    Clustering and load balancing for buffered clock tree synthesis von Mehta, A.D., Yao-Ping Chen, Menezes, N., Wong, D.F., Pilegg, L.T.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… Buffers in clock trees introduce two additional sources of skew: the first source of skew is the effect of process variations on buffer delays. The second …”
    Volltext
    Tagungsbericht
  20. 20

    Intelligent RAM (IRAM): the industrial setting, applications, and architectures von Patterson, D., Asanovic, K., Brown, A., Fromm, R., Golbus, J., Gribstad, B., Keeton, K., Kozyrakis, C., Martin, D., Perissakis, S., Thomas, R., Treuhaft, N., Yelick, K.

    ISBN: 9780818682063, 081868206X
    ISSN: 1063-6404
    Veröffentlicht: IEEE 1997
    “… The goal of intelligent RAM (IRAM) is to design a cost-effective computer by designing a processor in a memory fabrication process, instead of in a …”
    Volltext
    Tagungsbericht