Suchergebnisse - algorithms implemented in hardware

  1. 1

    The End of Moore's Law: A New Beginning for Information Technology von Theis, Thomas N., Wong, H.-S. Philip

    ISSN: 1521-9615, 1558-366X
    Veröffentlicht: New York IEEE 01.03.2017
    Veröffentlicht in Computing in science & engineering (01.03.2017)
    “… The insights contained in Gordon Moore's now famous 1965 and 1975 papers have broadly guided the development of semiconductor electronics for over 50 years …”
    Volltext
    Journal Article
  2. 2

    Dynamic Sparse Attention for Scalable Transformer Acceleration von Liu, Liu, Qu, Zheng, Chen, Zhaodong, Tu, Fengbin, Ding, Yufei, Xie, Yuan

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.01.2022
    Veröffentlicht in IEEE transactions on computers (01.01.2022)
    “… Transformers are the mainstream of NLP applications and are becoming increasingly popular in other domains such as Computer Vision. Despite the improvements in …”
    Volltext
    Journal Article
  3. 3

    Leveraging Modern C++ in High-Level Synthesis von Lahti, Sakari, Rintala, Matti, Hamalainen, Timo D.

    ISSN: 0278-0070, 1937-4151
    Veröffentlicht: New York IEEE 01.04.2023
    “… High-level synthesis (HLS) enables the automated conversion of high-level language algorithms into synthesizable register-transfer level code, allowing computation-intensive algorithms to be accelerated on FPGAs …”
    Volltext
    Journal Article
  4. 4

    A Gaussian noise generator for hardware-based simulations von Lee, D.-U., Luk, W., Villasenor, J.D., Cheung, P.Y.K.

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.12.2004
    Veröffentlicht in IEEE transactions on computers (01.12.2004)
    “… Hardware simulation offers the potential of improving code evaluation speed by orders of magnitude over workstation or PC-based simulation …”
    Volltext
    Journal Article
  5. 5

    A Fully-Pipelined Hardware Design for Gaussian Mixture Models von Conghui He, Haohuan Fu, Ce Guo, Luk, Wayne, Guangwen Yang

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.11.2017
    Veröffentlicht in IEEE transactions on computers (01.11.2017)
    “… However, the parameters of a GMM need to be estimated from data by, for example, the Expectation-Maximization algorithm for Gaussian Mixture Models (EM-GMM …”
    Volltext
    Journal Article
  6. 6

    Majority-Logic, its applications, and atomic-scale embodiments von Parhami, Behrooz, Abedi, Dariush, Jaberipur, Ghassem

    ISSN: 0045-7906, 1879-0755
    Veröffentlicht: Amsterdam Elsevier Ltd 01.05.2020
    Veröffentlicht in Computers & electrical engineering (01.05.2020)
    “… Today's computing is increasingly data-intensive, heralding the age of big data. With greater data volumes, come the needs for faster processing, greater …”
    Volltext
    Journal Article
  7. 7

    A New, Reconfigurable Circuit Offering Functionality of AND and OR Logic Gates for Use in Algorithms Implemented in Hardware von Talaska, Tomasz, Dlugosz, Rafal, Nikolic, Tatjana, Nikolic, Goran, Stefanski, Tomasz, Dlugosz, Michal, Talaska, Michal

    ISSN: 2159-1679
    Veröffentlicht: IEEE 16.10.2023
    “… There are many possible applications for this gate, mostly in artificial intelligence and pattern recognition algorithms implemented at the transistor level …”
    Volltext
    Tagungsbericht
  8. 8

    A hardware Gaussian noise generator using the Box-Muller method and its error analysis von Lee, D.-U., Villasenor, J.D., Luk, W., Leong, P.H.W.

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.06.2006
    Veröffentlicht in IEEE transactions on computers (01.06.2006)
    “… We present a hardware Gaussian noise generator based on the Box-Muller method that provides highly accurate noise samples …”
    Volltext
    Journal Article
  9. 9

    Word-Based Montgomery Modular Multiplication Algorithm for Low-Latency Scalable Architectures von Shieh, Ming-Der, Lin, Wen-Ching

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.08.2010
    Veröffentlicht in IEEE transactions on computers (01.08.2010)
    “… ). This paper presents a new word-based Montgomery modular multiplication algorithm which can be used to achieve a low-latency scalable architecture for efficient hardware implementations …”
    Volltext
    Journal Article
  10. 10

    Hardware Implementation Trade-Offs of Polynomial Approximations and Interpolations von Dong-U Lee, Cheung, R.C.C., Luk, W., Villasenor, J.D.

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.05.2008
    Veröffentlicht in IEEE transactions on computers (01.05.2008)
    “… This paper examines the hardware implementation trade-offs when evaluating functions via piecewise polynomial approximations and interpolations for precisions of up to 24 bits …”
    Volltext
    Journal Article
  11. 11

    Bounding Variable Values and Round-Off Effects Using Handelman Representations von Boland, D., Constantinides, G. A.

    ISSN: 0278-0070, 1937-4151
    Veröffentlicht: New York IEEE 01.11.2011
    “… The precision used in an algorithm affects the error and performance of individual computations, the memory usage, and the potential parallelism for a fixed hardware budget …”
    Volltext
    Journal Article
  12. 12

    FPGA-Based Real-Time Implementation of Detection Algorithm for Automatic Traffic Surveillance Sensor Network von Wójcikowski, Marek, Żaglewski, Robert, Pankiewicz, Bogdan

    ISSN: 1939-8018, 1939-8115
    Veröffentlicht: Boston Springer US 01.07.2012
    Veröffentlicht in Journal of signal processing systems (01.07.2012)
    “… This paper describes the FPGA-based hardware implementation of an algorithm for an automatic traffic surveillance sensor network …”
    Volltext
    Journal Article
  13. 13

    Adapting Computer Arithmetic Structures to Sustainable Supercomputing in Low-Power, Majority-Logic Nanotechnologies von Jaberipur, Ghassem, Parhami, Behrooz, Abedi, Dariush

    ISSN: 2377-3782, 2377-3790
    Veröffentlicht: Piscataway IEEE 01.10.2018
    Veröffentlicht in IEEE transactions on sustainable computing (01.10.2018)
    “… Petascale supercomputers are already pushing power boundaries that can be supplied or dissipated cost-effectively; greater challenges await us in the era of …”
    Volltext
    Journal Article
  14. 14

    A new solution to the hyperbolic tangent implementation in hardware: polynomial modeling of the fractional exponential part von Nascimento, Ivo, Jardim, Ricardo, Morgado-Dias, Fernando

    ISSN: 0941-0643, 1433-3058
    Veröffentlicht: London Springer London 01.08.2013
    Veröffentlicht in Neural computing & applications (01.08.2013)
    “… The most difficult part of an artificial neural network to implement in hardware is the nonlinear activation function …”
    Volltext
    Journal Article
  15. 15

    An Ultra-Low Power, "Always-On" Camera Front-End for Posture Detection in Body Worn Cameras Using Restricted Boltzman Machines von Desai, Soham Jayesh, Shoaib, Mohammed, Raychowdhury, Arijit

    ISSN: 2332-7766, 2332-7766
    Veröffentlicht: IEEE 01.10.2015
    Veröffentlicht in IEEE transactions on multi-scale computing systems (01.10.2015)
    “… This requires hardware assisted image recognition and template matching in the front-end, capable of making …”
    Volltext
    Journal Article
  16. 16

    Hardware Generation of Arbitrary Random Number Distributions From Uniform Distributions Via the Inversion Method von Cheung, R.C.C., Dong-U Lee, Luk, W., Villasenor, J.D.

    ISSN: 1063-8210, 1557-9999
    Veröffentlicht: Piscataway, NJ IEEE 01.08.2007
    “… We present an automated methodology for producing hardware-based random number generator (RNG …”
    Volltext
    Journal Article
  17. 17

    Faulted phase selection multicriteria algorithm implemented in generic hardware for centralized P&C in smart grids von Villén Martínez, María Teresa, Comech, Maria Paz, Prada Hurtado, Anibal Antonio, Olivan, Miguel Angel, del Castillo, Carlos Rodriguez, Cortón, David López, Gallego, Rubén Andrino

    ISSN: 0142-0615, 1879-3517
    Veröffentlicht: Elsevier Ltd 01.01.2024
    “… •Digital substation.•Centralized protection and control (CPC).•Protection functions implemented in a generic hardware platform …”
    Volltext
    Journal Article
  18. 18

    An Automated Framework for Accelerating Numerical Algorithms on Reconfigurable Platforms Using Algorithmic/Architectural Optimization von Jung Sub Kim, Lanping Deng, Mangalagiri, P., Irick, K., Sobti, K., Kandemir, M., Narayanan, V., Chakrabarti, C., Pitsianis, N., Xiaobai Sun

    ISSN: 0018-9340, 1557-9956
    Veröffentlicht: New York IEEE 01.12.2009
    Veröffentlicht in IEEE transactions on computers (01.12.2009)
    “… This paper describes TANOR, an automated framework for designing hardware accelerators for numerical computation on reconfigurable platforms …”
    Volltext
    Journal Article
  19. 19

    FPGA-Based Virtual Screening Acceleration of Rigid-Molecule Docking von Navarro, Denis, Lucia, Oscar, Gil-Narvion, Jose M., Jimenez, Oscar

    ISSN: 1521-9615, 1558-366X
    Veröffentlicht: New York IEEE 01.11.2013
    Veröffentlicht in Computing in science & engineering (01.11.2013)
    “… Virtual screening is a key process used to identify the most suitable molecule combinations when developing a new drug. Molecule docking is a commonly used …”
    Volltext
    Journal Article
  20. 20

    High-Speed Algorithms and Architectures for Range Reduction Computation von Jaime, F J, Sánchez, M A, Hormigo, J, Villalba, J, Zapata, E L

    ISSN: 1063-8210, 1557-9999
    Veröffentlicht: New York, NY IEEE 01.03.2011
    “… This paper shows and compares a set of algorithms for additive range reduction computation and their corresponding application-specific integrated circuit implementations …”
    Volltext
    Journal Article