Suchergebnisse - VLSI-array processor architecture
-
1
A VLSI Array Processor Architecture for Emulating Resistive Network Filtering
Veröffentlicht: ProQuest Dissertations & Theses 01.01.2007“… This thesis deals with silicon implementations of an all-transistor analogue parallel processor that emulates the functionality of a resistive network …”
Volltext
Dissertation -
2
Architecture and simulation of selected fine-grained VLSI array processors
ISBN: 9798208950128Veröffentlicht: ProQuest Dissertations & Theses 01.01.1995“… Scalability and massive parallelism provide the enormous throughput rate and processing capability that conventional sequential processors cannot achieve …”
Volltext
Dissertation -
3
A complete system for NN classification based on a VLSI array processor
ISSN: 0031-3203, 1873-5142Veröffentlicht: Elsevier Ltd 01.12.2000Veröffentlicht in Pattern recognition (01.12.2000)“… This paper describes a VLSI array processor system designed and built for classification problems based on the k-nearest-neighbors approach …”
Volltext
Journal Article -
4
An improved algorithm for accelerating reconfiguration of VLSI array
ISSN: 0167-9260, 1872-7522Veröffentlicht: Amsterdam Elsevier B.V 01.07.2021Veröffentlicht in Integration (Amsterdam) (01.07.2021)“… In this paper, we describe a new method to speed up the reconfiguration for the VLSI arrays. An efficient algorithm was proposed based on shortest path first principle …”
Volltext
Journal Article -
5
Efficient 3-D Processor Array Reconfiguration Algorithms Based on Bucket Effect
ISSN: 0278-0070, 1937-4151Veröffentlicht: New York IEEE 01.04.2024Veröffentlicht in IEEE transactions on computer-aided design of integrated circuits and systems (01.04.2024)“… With the progressive augmentation of the density of 3-D processor arrays, some processor elements (PEs …”
Volltext
Journal Article -
6
Basic hardware module for a nonlinear programming algorithm and applications
ISSN: 0005-1098, 1873-2836Veröffentlicht: Oxford Elsevier Ltd 1997Veröffentlicht in Automatica (Oxford) (1997)“… We present a VLSI-array-processor architecture for the implementation of a nonlinear programming algorithm that solves discrete-time optimal control problems for nonlinear systems with control constraints …”
Volltext
Journal Article Tagungsbericht -
7
A compact real-time vision system using integrated memory array processor architecture: VLSI for video signal processing
ISSN: 1051-8215Veröffentlicht: New York, NY Institute of Electrical and Electronics Engineers 1995Veröffentlicht in IEEE transactions on circuits and systems for video technology (1995)Volltext
Journal Article -
8
A VLSI array architecture for realization of DFT, DHT, DCT and DST
ISSN: 0165-1684, 1872-7557Veröffentlicht: Amsterdam Elsevier B.V 01.09.2001Veröffentlicht in Signal processing (01.09.2001)“… A unified array architecture is described for computation of DFT, DHT, DCT and DST using a modified CORDIC …”
Volltext
Journal Article -
9
Design of fine grain VLSI array processor for real-time 2D digital filtering
ISBN: 0780312813, 9780780312814Veröffentlicht: IEEE 01.05.1993Veröffentlicht in IEEE International Symposium on Circuits and Systems, 1993 (01.05.1993)“… The architecture of the VLSI array processors is a linear systolic array, of which processing elements (PEs …”
Volltext
Tagungsbericht -
10
VLSI array algorithms and architectures for RSA modular multiplication
ISSN: 1063-8210, 1557-9999Veröffentlicht: Piscataway, NJ IEEE 01.06.1997Veröffentlicht in IEEE transactions on very large scale integration (VLSI) systems (01.06.1997)“… We present two novel iterative algorithms and their array structures for integer modular multiplication. The algorithms are designed for Rivest-Shamir-Adelman …”
Volltext
Journal Article -
11
VLSI Array processors
ISSN: 0740-7467Veröffentlicht: IEEE 01.07.1985Veröffentlicht in IEEE ASSP magazine (01.07.1985)“… High speed signal processing depends critically on parallel processor technology …”
Volltext
Journal Article -
12
An efficient multiple shortest augmenting paths algorithm for constructing high performance VLSI subarray
ISSN: 0167-9260, 1872-7522Veröffentlicht: Amsterdam Elsevier B.V 01.11.2020Veröffentlicht in Integration (Amsterdam) (01.11.2020)“… Reconfiguring a high-performance subarray of a VLSI array with faults is to construct a maximum target array with the minimum number of long interconnects, which can reduce communication costs …”
Volltext
Journal Article -
13
New VLSI array processor design for image window operations
ISSN: 1057-7130Veröffentlicht: New York, NY IEEE 01.05.1999Veröffentlicht in IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing (01.05.1999)“… A novel architecture named window-memory sharing processor array is proposed, which targets window operations in image processing …”
Volltext
Journal Article -
14
Architecture of a VLSI cellular processor array for synchronous/asynchronous image processing
ISBN: 0780393899, 9780780393899ISSN: 0271-4302Veröffentlicht: IEEE 2006Veröffentlicht in 2006 IEEE International Symposium on Circuits and Systems (ISCAS) (2006)“… This paper describes a new architecture for a cellular processor array integrated circuit, which operates in both discrete- and continuous-time domains …”
Volltext
Tagungsbericht -
15
A VLSI array processor accelerator for k-NN classification
ISBN: 9780818672828, 081867282XISSN: 1051-4651Veröffentlicht: IEEE 1996Veröffentlicht in Proceedings of 13th International Conference on Pattern Recognition (1996)“… This paper describes a VLSI array processor system that has been designed and built for classification problems based on the k-nearest neighbors approach …”
Volltext
Tagungsbericht -
16
Online CORDIC algorithm and VLSI architecture for implementing QR-array processors
ISSN: 1053-587X, 1941-0476Veröffentlicht: New York, NY IEEE 01.02.2000Veröffentlicht in IEEE transactions on signal processing (01.02.2000)“… A novel most significant digit first CORDIC architecture is presented that is suitable for the VLSI design of systolic array processor cells for performing QR decomposition …”
Volltext
Journal Article -
17
CAPE-VLSI implementation of a systolic processor array: architecture, design and testing
ISBN: 9780780301092, 0780301099ISSN: 0749-6877Veröffentlicht: IEEE 1991Veröffentlicht in Proceedings Ninth Biennial University/Government/Industry Microelectronics Symposium (1991)“… However, the SVD is computationally intensive. The CORDIC array processor element (CAPE) is a single chip VLSI implementation of a processor element for the Brent-Luk-VanLoan systolic array which computes the SVD of a real matrix …”
Volltext
Tagungsbericht -
18
Scalable linear array architectures for matrix inversion using Bi-z CORDIC
ISSN: 1879-2391, 0026-2692Veröffentlicht: Elsevier Ltd 01.02.2012Veröffentlicht in Microelectronics (01.02.2012)“… In this paper, VLSI array architectures for matrix inversion are studied. A new binary-coded z-path (Bi-z …”
Volltext
Journal Article -
19
Area time trade-offs in micro-grain VLSI array architectures
ISSN: 0018-9340Veröffentlicht: New York, NY IEEE 01.10.1994Veröffentlicht in IEEE transactions on computers (01.10.1994)“… The processor architectures being considered are: an associative memory architecture, a Mux-based SIMD architecture and a modification of the Mux-based architecture using RAMs making it suitable for systolic MIMD/MISD computation …”
Volltext
Journal Article -
20
Multilevel simulation tool for designing fault-tolerant VLSI array processors
ISBN: 9780818621253, 0818621257Veröffentlicht: IEEE Comput. Soc. Press 1991Veröffentlicht in Fourth CSI/IEEE International Symposium on VLSI Design : proceedings, New Dehli, India, January 4-8, 1991 (1991)“… The array specification language of this tool allows VLSI designer to specify the input at dependence graph, signal flow graph and processor architecture-level …”
Volltext
Tagungsbericht

