Výsledky vyhledávání - Low-Power VLSI Circuit Design and Optimization
-
1
Design Optimization of Low power VLSI Circuits in Deep Submicron Technology
ISSN: 2067-3019, 2067-8282Vydáno: Arad "Vasile Goldis" Western University Arad, Romania 01.01.2021Vydáno v Annals of the Romanian society for cell biology (01.01.2021)“…[...]it is vital to look at new device structural model to promote the growth of the VLSI design industry in nano-scale production…”
Získat plný text
Journal Article -
2
Design methodologies and circuit optimization techniques for low power CMOS VLSI design
ISBN: 9781538608135, 1538608138Vydáno: IEEE 01.09.2017Vydáno v 2017 IEEE International Conference on Power, Control, Signals and Instrumentation Engineering (ICPCSI) (01.09.2017)“…Low power is the real test for late hardware businesses. Control scattering is an essential thought as far as execution and area for VLSI Chip outline…”
Získat plný text
Konferenční příspěvek -
3
Design and Optimization of Low-Power VLSI Circuits for IoT Devices
ISSN: 2687-7767Vydáno: IEEE 01.12.2023Vydáno v IEEE Uttar Pradesh Section International Conference on Electrical, Computer and Electronics (Online) (01.12.2023)“… This study explores the "Design and Optimization of Low-Power VLSI Circuits for IoT Devices," with an eye on striking a good power-to-performance ratio…”
Získat plný text
Konferenční příspěvek -
4
Design and optimization of power management circuits for low-power VLSI systems
Vydáno: IEEE 14.12.2023Vydáno v 2023 International Conference on Innovative Computing, Intelligent Communication and Smart Electrical Systems (ICSES) (14.12.2023)“…This study delves into the topic of low-power VLSI system power management circuit design and optimization…”
Získat plný text
Konferenční příspěvek -
5
Design of low-power CMOS VLSI circuits using multi-objective optimization in genetic algorithms
ISSN: 2581-9615, 2581-9615Vydáno: 30.10.2021Vydáno v World Journal of Advanced Research and Reviews (30.10.2021)“…This paper presents a design CAD tool for automated design of digital CMOS VLSI circuits…”
Získat plný text
Journal Article -
6
EXPLORING NOVEL DESIGN APPROACH FOR LOW POWER VLSI IN IOT DEVICES
ISSN: 2395-1672, 2395-1680Vydáno: 01.07.2023Vydáno v ICTACT Journal on Microelectronics (01.07.2023)“…Circuit-level optimization is a critical aspect of designing low-power VLSI circuits for IoT devices…”
Získat plný text
Journal Article -
7
Designing of ultra‐low‐power high‐speed repeaters for performance optimization of VLSI interconnects at 32 nm
ISSN: 0894-3370, 1099-1204Vydáno: Bognor Regis Wiley Subscription Services, Inc 01.03.2019Vydáno v International journal of numerical modelling (01.03.2019)“…This paper resolves the performance issue encountered in very‐large‐scale integration interconnects due to downsizing of integrated circuits…”
Získat plný text
Journal Article -
8
Interconnect Technology/System Co-Optimization for Low-Power VLSI Applications Using Ballistic Materials
ISSN: 0018-9383, 1557-9646Vydáno: New York IEEE 01.07.2021Vydáno v IEEE transactions on electron devices (01.07.2021)“…), and contact resistance. Furthermore, to achieve maximal chip-level throughput, two interconnect design schemes are proposed and optimized under a given number of metal layers, die area, and power density constraints…”
Získat plný text
Journal Article -
9
VLSI Synthesis for Low-Power Clocking in Synchronous Designs
ISSN: 2788-712X, 2788-712XVydáno: Corporation of Research and Industrial Development 14.06.2024Vydáno v Iraqi journal of industrial research (14.06.2024)“…In the field of information theory, the significance of low-power techniques cannot be overstated…”
Získat plný text
Journal Article -
10
A Novel Low-Power N-bit Comparator Design with Optimized Transistor Count for Energy-Efficient VLSI Applications
ISSN: 0278-081X, 1531-5878Vydáno: New York Springer US 01.10.2025Vydáno v Circuits, systems, and signal processing (01.10.2025)“…In this research, a novel low-power N-bit digital comparator is proposed, demonstrating significant improvements in transistor count, power dissipation, and speed compared to existing designs…”
Získat plný text
Journal Article -
11
Hybrid quantum-classical framework for optimizing low-power VLSI circuits in IoTdevices
ISSN: 0253-3839, 2158-7299Vydáno: 18.09.2025Vydáno v Journal of the Chinese Institute of Engineers (18.09.2025)Získat plný text
Journal Article -
12
A delay-constrained optimization framework for low-power VLSI interconnect design using mathematical signal models
ISSN: 1569-8025, 1572-8137Vydáno: New York Springer US 01.12.2025Vydáno v Journal of computational electronics (01.12.2025)“…As VLSI technology scales to sub-7 nm nodes, interconnect-related delay and power dissipation become dominant design bottlenecks…”
Získat plný text
Journal Article -
13
Advancing Low Power BIST Architecture with GAN-Driven Test Pattern Optimization
ISSN: 0923-8174, 1573-0727Vydáno: New York Springer US 01.12.2024Vydáno v Journal of electronic testing (01.12.2024)“…A novel approach to achieve low power consumption during Built-In Self-Test (BIST) operations in Very Large Scale Integrated…”
Získat plný text
Journal Article -
14
Dielectric pocket double gate junctionless FET: a new MOS structure with improved subthreshold characteristics for low power VLSI applications
ISSN: 1569-8025, 1572-8137Vydáno: New York Springer US 01.06.2016Vydáno v Journal of computational electronics (01.06.2016)“… Since only little work has been carried out on the performance optimization of the JLFETs, the present work is believed to be very useful for designing the low-power VLSI circuits using DP-DG JLFETs…”
Získat plný text
Journal Article -
15
An Ultra-Low-Power Dual-Mode Automatic Sleep Staging Processor Using Neural-Network-Based Decision Tree
ISSN: 1549-8328, 1558-0806Vydáno: New York IEEE 01.09.2019Vydáno v IEEE transactions on circuits and systems. I, Regular papers (01.09.2019)“… The ultra-low-power feature is achieved by an algorithm-hardware co-design approach that jointly considers optimization opportunities across the algorithm, architecture, and circuit levels to minimize power consumption…”
Získat plný text
Journal Article -
16
Exploring analog VLSI architectures for linear regulators and high-speed receivers: a comprehensive SLR and emerging innovations
ISSN: 0925-1030, 1573-1979Vydáno: New York Springer US 01.10.2025Vydáno v Analog integrated circuits and signal processing (01.10.2025)“…This paper thoroughly examines the current research on analog VLSI designs, with an emphasis on linear regulators and high-speed receivers…”
Získat plný text
Journal Article -
17
Adiabatic logic based circuit optimization for ultra low power applications
ISSN: 0252-2667, 2169-0103Vydáno: Taylor & Francis 02.01.2020Vydáno v Journal of information & optimization sciences (02.01.2020)“…In this paper authors have presented a design and experimentation evaluation of circuit optimization inspired by adiabatic logic processing…”
Získat plný text
Journal Article -
18
Design and Implementation of Low Power, Area Crosstalk Reduction Using Static Timing Analysis
ISSN: 2267-1242, 2555-0403, 2267-1242Vydáno: Les Ulis EDP Sciences 01.01.2024Vydáno v E3S web of conferences (01.01.2024)“… This procedure reduces the crosstalk issue by using the improved logic architecture. The proposed approach utilizes a combination of circuit-level optimization techniques…”
Získat plný text
Journal Article Konferenční příspěvek -
19
Innovative Techniques in the Construction of Very Large Scale Integration Circuits for Low-Power and High-Performance Circuits
Vydáno: IEEE 25.10.2024Vydáno v 2024 Global Conference on Communications and Information Technologies (GCCIT) (25.10.2024)“… This research investigates low-power, high-performance VLSI circuit construction methods. We start with VLSI design fundamentals and power management and performance optimization concerns…”
Získat plný text
Konferenční příspěvek -
20
ONOFIC approach: low power high speed nanoscale VLSI circuits design
ISSN: 0020-7217, 1362-3060Vydáno: Abingdon Taylor & Francis 02.01.2014Vydáno v International journal of electronics (02.01.2014)“… Minimising the chip area is not a lonely optimisation performance factor for a VLSI chip designer…”
Získat plný text
Journal Article

