ASIC/SoC Functional Design Verification A Comprehensive Guide to Technologies and Methodologies /

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon The author outlines all of the verification sub-fields at a high l...

Celý popis

Uloženo v:
Podrobná bibliografie
Hlavní autor: Mehta, Ashok B. (Autor)
Médium: Elektronický zdroj E-kniha
Jazyk:angličtina
Vydáno: Cham : Springer International Publishing, 2018.
Vydání:1st ed. 2018.
Témata:
ISBN:9783319594187
On-line přístup: Získat plný text
Tagy: Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!

MARC

LEADER 00000nam a22000005i 4500
003 SK-BrCVT
005 20220618115118.0
007 cr nn 008mamaa
008 170628s2018 gw | s |||| 0|eng d
020 |a 9783319594187 
024 7 |a 10.1007/978-3-319-59418-7  |2 doi 
035 |a CVTIDW06977 
040 |a Springer-Nature  |b eng  |c CVTISR  |e AACR2 
041 |a eng 
100 1 |a Mehta, Ashok B.  |4 aut 
245 1 0 |a ASIC/SoC Functional Design Verification  |h [electronic resource] :  |b A Comprehensive Guide to Technologies and Methodologies /  |c by Ashok B. Mehta. 
250 |a 1st ed. 2018. 
260 1 |a Cham :  |b Springer International Publishing,  |c 2018. 
300 |a XXXI, 328 p. 175 illus., 160 illus. in color.  |b online resource. 
500 |a Engineering  
505 0 |a Chapter 1.Introduction -- Chapter 2.Functional Verification- Challeenges and Solution -- Chapter 3.SystemVerilog Paradigm -- Chapter 4. UVM -- Chapter 5.CRV -- Chapter 6.SVA -- Chapter 7.SFC -- Chapter 8.CDC -- Chapter 9.Low Power Verification -- Chapter 10. Static Verification -- Chapter 11.ESL -- Chapter 12. Hardware/Software Co-verification -- Chapter 13 -- Analog Mixed Signals Verification -- Chapter 14 -- SOC Interconnect Verification -- Chapter 15. The Complete Product Design Lifecycle -- Chapter 16. Voice Over IP -- Chapter 17. Cache Memory Subsystem Verification: UVM Agent Based -- Chapter 18. Cache Memory Subsystem Verification: ISS Based. 
516 |a text file PDF 
520 |a This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon The author outlines all of the verification sub-fields at a high level, with just enough depth to allow a manager/decision maker or an engineer to grasp the field which can then be pursued in detail with the provided references. He describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies. 
650 0 |a Electronic circuits. 
650 0 |a Microprocessors. 
650 0 |a Logic design. 
856 4 0 |u http://hanproxy.cvtisr.sk/han/cvti-ebook-springer-eisbn-978-3-319-59418-7  |y Vzdialený prístup pre registrovaných používateľov 
910 |b ZE04257 
919 |a 978-3-319-59418-7 
974 |a andrea.lebedova  |f Elektronické zdroje 
992 |a SUD 
999 |c 272635  |d 272635