Parasitic Substrate Coupling in High Voltage Integrated Circuits Minority and Majority Carriers Propagation in Semiconductor Substrate /
This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching...
Gespeichert in:
| 1. Verfasser: | |
|---|---|
| Format: | Elektronisch E-Book |
| Sprache: | Englisch |
| Veröffentlicht: |
Cham :
Springer International Publishing,
2018.
|
| Ausgabe: | 1st ed. 2018. |
| Schriftenreihe: | Analog Circuits and Signal Processing,
|
| Schlagworte: | |
| ISBN: | 9783319743820 |
| ISSN: | 1872-082X |
| Online-Zugang: |
|
| Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
MARC
| LEADER | 00000nam a22000005i 4500 | ||
|---|---|---|---|
| 003 | SK-BrCVT | ||
| 005 | 20220618102007.0 | ||
| 007 | cr nn 008mamaa | ||
| 008 | 180314s2018 gw | s |||| 0|eng d | ||
| 020 | |a 9783319743820 | ||
| 024 | 7 | |a 10.1007/978-3-319-74382-0 |2 doi | |
| 035 | |a CVTIDW12477 | ||
| 040 | |a Springer-Nature |b eng |c CVTISR |e AACR2 | ||
| 041 | |a eng | ||
| 100 | 1 | |a Buccella, Pietro. |4 aut | |
| 245 | 1 | 0 | |a Parasitic Substrate Coupling in High Voltage Integrated Circuits |h [electronic resource] : |b Minority and Majority Carriers Propagation in Semiconductor Substrate / |c by Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese. |
| 250 | |a 1st ed. 2018. | ||
| 260 | 1 | |a Cham : |b Springer International Publishing, |c 2018. | |
| 300 | |a XVII, 183 p. 124 illus., 73 illus. in color. |b online resource. | ||
| 490 | 1 | |a Analog Circuits and Signal Processing, |x 1872-082X | |
| 500 | |a Engineering | ||
| 505 | 0 | |a Chapter1: Overview of Parasitic Substrate Coupling -- Chapter2: Design Challenges in High Voltage ICs -- Chapter3: Substrate Modeling with Parasitic Transistors -- Chapter4: TCAD Validation of the Model -- Chapter5: Extraction Tool for the Substrate Network -- Chapter6: Parasitic Bipolar Transistors in Benchmark Structures -- Chapter7: Substrate Coupling Analysis and Evaluation of Protection Strategies. | |
| 516 | |a text file PDF | ||
| 520 | |a This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific test protections. | ||
| 650 | 0 | |a Electronic circuits. | |
| 650 | 0 | |a Electronics. | |
| 650 | 0 | |a Microelectronics. | |
| 856 | 4 | 0 | |u http://hanproxy.cvtisr.sk/han/cvti-ebook-springer-eisbn-978-3-319-74382-0 |y Vzdialený prístup pre registrovaných používateľov |
| 910 | |b ZE09757 | ||
| 919 | |a 978-3-319-74382-0 | ||
| 974 | |a andrea.lebedova |f Elektronické zdroje | ||
| 992 | |a SUD | ||
| 999 | |c 238901 |d 238901 | ||

