Low-Power Design and Power-Aware Verification

Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing...

Celý popis

Uloženo v:
Podrobná bibliografie
Hlavní autor: Khondkar, Progyna (Autor)
Médium: Elektronický zdroj E-kniha
Jazyk:angličtina
Vydáno: Cham : Springer International Publishing, 2018.
Vydání:1st ed. 2018.
Témata:
ISBN:9783319666198
On-line přístup: Získat plný text
Tagy: Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!

MARC

LEADER 00000nam a22000005i 4500
003 SK-BrCVT
005 20220618100921.0
007 cr nn 008mamaa
008 171005s2018 gw | s |||| 0|eng d
020 |a 9783319666198 
024 7 |a 10.1007/978-3-319-66619-8  |2 doi 
035 |a CVTIDW11257 
040 |a Springer-Nature  |b eng  |c CVTISR  |e AACR2 
041 |a eng 
100 1 |a Khondkar, Progyna.  |4 aut 
245 1 0 |a Low-Power Design and Power-Aware Verification  |h [electronic resource] /  |c by Progyna Khondkar. 
250 |a 1st ed. 2018. 
260 1 |a Cham :  |b Springer International Publishing,  |c 2018. 
300 |a XV, 155 p. 19 illus., 12 illus. in color.  |b online resource. 
500 |a Engineering  
505 0 |a 1 Introduction -- 2 Background -- 3 Modeling UPF -- 4 Power Aware Standardization of Library -- 5 UPF Based Power Aware Dynamic Simulation -- 6 Power Aware Dynamic Simulation Coverage -- 7 UPF Based Power Aware Static Verification -- 8 References. . 
516 |a text file PDF 
520 |a Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base. LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination. The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the r egister transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers. . 
650 0 |a Electronic circuits. 
650 0 |a Software engineering. 
650 0 |a Microprocessors. 
650 0 |a Computer software-Reusability. 
856 4 0 |u http://hanproxy.cvtisr.sk/han/cvti-ebook-springer-eisbn-978-3-319-66619-8  |y Vzdialený prístup pre registrovaných používateľov 
910 |b ZE08537 
919 |a 978-3-319-66619-8 
974 |a andrea.lebedova  |f Elektronické zdroje 
992 |a SUD 
999 |c 236059  |d 236059