Analysis of Minimal LDPC Decoder System on a Chip Implementation

Uloženo v:
Podrobná bibliografie
Název: Analysis of Minimal LDPC Decoder System on a Chip Implementation
Informace o vydavateli: Společnost pro radioelektronické inženýrství 2015-09
Druh dokumentu: Electronic Resource
Abstrakt: This paper presents a practical method of potential replacement of several different Quasi-Cyclic Low-Density Parity-Check (QC-LDPC) codes with one, with the intention of saving as much memory as required to implement the LDPC encoder and decoder in a memory-constrained System on a Chip (SoC). The presented method requires only a very small modification of the existing encoder and decoder, making it suitable for utilization in a Software Defined Radio (SDR) platform. Besides the analysis of the effects of necessary variable-node value fixation during the Belief Propagation (BP) decoding algorithm, practical standard-defined code parameters are scrutinized in order to evaluate the feasibility of the proposed LDPC setup simplification. Finally, the error performance of the modified system structure is evaluated and compared with the original system structure by means of simulation.
Témata: LDPC code shortening, System on a Chip, fixed nodes decoder, Adaptive Coding and Modulation
URL: http://hdl.handle.net/11012/51745
http://www.radioeng.cz/fulltexts/2015/15_03_0783_0790.pdf
Radioengineering
http://www.radioeng.cz/fulltexts/2015/15_03_0783_0790.pdf
Dostupnost: Open access content. Open access content
http://creativecommons.org/licenses/by/3.0
openAccess
Creative Commons Attribution 3.0 Unported License
Poznámka: 3
24
English
Other Numbers: CZBUT oai:dspace.vutbr.cz:11012/51745
Radioengineering. 2015 vol. 24, č. 3, s. 783-790. ISSN 1210-2512
1210-2512
10.13164/re.2015.0783
1132431078
Přispívající zdroj: BRNO UNIV OF TECHNOL
From OAIster®, provided by the OCLC Cooperative.
Přístupové číslo: edsoai.on1132431078
Databáze: OAIster
Popis
Abstrakt:This paper presents a practical method of potential replacement of several different Quasi-Cyclic Low-Density Parity-Check (QC-LDPC) codes with one, with the intention of saving as much memory as required to implement the LDPC encoder and decoder in a memory-constrained System on a Chip (SoC). The presented method requires only a very small modification of the existing encoder and decoder, making it suitable for utilization in a Software Defined Radio (SDR) platform. Besides the analysis of the effects of necessary variable-node value fixation during the Belief Propagation (BP) decoding algorithm, practical standard-defined code parameters are scrutinized in order to evaluate the feasibility of the proposed LDPC setup simplification. Finally, the error performance of the modified system structure is evaluated and compared with the original system structure by means of simulation.