Search Results - field-programmable gate array (FPGA) implementations
-
1
Authors:
Source: Central European Conference on Information & Intelligent Systems; 2025, p53-60, 8p
-
2
Authors: Madeira, Gil Ramos
Subject Terms: Multi channel Analyser, Field Programmable Gate Array (FPGA), Spectroscopy, VHDL, Analisador Multi canal, Arranjo de portas programáveis em campo (FPGA), Espetroscopia
Availability: https://hdl.handle.net/10316/117808
-
3
Authors: et al.
Subject Terms: Electronics And Electrical Engineering
Access URL: https://ntrs.nasa.gov/citations/20150018112
-
4
Authors: et al.
Contributors: et al.
Source: Digital.CSIC. Repositorio Institucional del CSIC
Consejo Superior de Investigaciones Científicas (CSIC)
instname
idUS. Depósito de Investigación de la Universidad de Sevilla
Universidad de Sevilla (US)Subject Terms: Fault attack, field-programmable gate array (FPGA) implementation, Vulnerability analysis, Trivium, 02 engineering and technology, Stream ciphers, 01 natural sciences, 7. Clean energy, stream cipher, vulnerability analysis, 0104 chemical sciences, Stream Cipher, 13. Climate action, Implementation, 0202 electrical engineering, electronic engineering, information engineering, Field programmable gate array (FPGA), Fault Attack
File Description: application/pdf
Access URL: http://hdl.handle.net/10261/195257
https://hdl.handle.net/11441/105833
https://dblp.uni-trier.de/db/journals/tvlsi/tvlsi25.html#Potestad-Ordonez17
https://digital.csic.es/handle/10261/195257
https://ieeexplore.ieee.org/document/8052547
https://doi.org/10.1109/TVLSI.2017.2751151
https://idus.us.es/handle//11441/105833 -
5
Authors:
Contributors:
Source: urn:tid:201223546
Subject Terms: Dynamic reconfiguration, Reconfigurable computing, JPEG image decoding, Field-programmable gate array, Reconfiguração dinâmica, Sistemas computacionais reconfiguráveis, Decodificação de imagens JPEG
File Description: application/pdf
Availability: http://hdl.handle.net/10400.21/5375
-
6
Authors: et al.
Contributors: et al.
Subject Terms: Fault Attack, Field programmable gate array (FPGA), Implementation, Stream Cipher, Trivium, Vulnerability analysis
Relation: IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 25 (12), 3380-3389.; TEC2013-45523-R; TEC2016-80549-R; CSIC 201550E039; https://ieeexplore.ieee.org/document/8052547; https://idus.us.es/handle//11441/105833
Availability: https://idus.us.es/handle//11441/105833
-
7
Authors: et al.
Source: IEEE Transactions on Neural Networks and Learning Systems. 32(8):3777-3783
Subject Terms: Density-based encoding, hyperdimensional computing, random vector functional link (RVFL) networks, Encoding (symbols), Field programmable gate arrays (FPGA), Learning algorithms, Machine learning, Network coding, Stochastic systems, Classification tasks, Computationally efficient, Field-programmable gate array implementations, Functional links, Hidden neurons, Resource-efficient, Stochastic computing, UCI machine learning repository, Neural networks
File Description: print
-
8
Authors:
Source: McKeown, S & Woods, R 2011, ' Low power field programmable gate array implementation of fast digital signal processing algorithms: characterisation and manipulation of data locality ' IET COMPUTERS AND DIGITAL TECHNIQUES, vol 5, no. 2, 2, pp. 136-144 . DOI: 10.1049/iet-cdt.2010.0052
Subject Terms: name=Software, Hardware and Architecture, name=Hardware and Architecture, 0202 electrical engineering, electronic engineering, information engineering, name=Electrical and Electronic Engineering, 02 engineering and technology, Electrical and Electronic Engineering, 7. Clean energy, Software
File Description: application/pdf
Access URL: https://pure.qub.ac.uk/ws/files/796069/IET_05728972.pdf
https://www.infona.pl/resource/bwmeta1.element.ieee-art-000005728972
https://pure.qub.ac.uk/portal/en/publications/low-power-field -programmable -gate -array -implementation -of-fast-digital-signal-processing-algorithms-characterisation-and-manipulation-of-data-locality(2baa1a6b-4809-47b4-af1d-b233174d1253)/export.html
https://dblp.uni-trier.de/db/journals/iet-cdt/iet-cdt5.html#McKeownW11
https://core.ac.uk/display/10065920
https://digital-library.theiet.org/content/journals/10.1049/iet-cdt.2010.0052
https://pure.qub.ac.uk/portal/files/796069/IET_05728972.pdf
https://pure.qub.ac.uk/portal/en/publications/low-power-field -programmable -gate -array -implementation -of-fast-digital-signal-processing-algorithms-characterisation-and-manipulation-of-data-locality(2baa1a6b-4809-47b4-af1d-b233174d1253).html -
9
Authors: et al.
Contributors: et al.
Source: IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 16, no. 2, p. 212-216 (2008)
Subject Terms: constrained applications, block ciphers, modular design, 0202 electrical engineering, electronic engineering, information engineering, field-programmable gate array (FPGA) implementations, 02 engineering and technology
Access URL: http://perso.uclouvain.be/fstandae/PUBLIS/52.pdf
http://yadda.icm.edu.pl/yadda/element/bwmeta1.element.ieee-000004444553
https://dl.acm.org/doi/10.1109/TVLSI.2007.904139
https://dial.uclouvain.be/pr/boreal/object/boreal:36859
http://ieeexplore.ieee.org/xpls/abs_all.jsp?isnumber=4432656&arnumber=4444553&count=17&index=14
https://www.infona.pl/resource/bwmeta1.element.ieee-art-000004444553
https://ieeexplore.ieee.org/document/4444553/
https://hdl.handle.net/2078.1/36859 -
10
Authors: et al.
Source: IEEE Photonics Journal. 14(1)
Subject Terms: Optofluidics, anti-resonant reflecting optical waveguide (ARROW), biophotonics, field programmable gate array (FPGA), real-time, single molecule detection
File Description: application/pdf
-
11
Authors: et al.
Contributors: et al.
Source: urn:tid:202951766
Subject Terms: Convolutional neural network (CNN), Hardware accelerator, Field programmable gate array (FPGA), Light detection and ranging (LiDAR), Quantization, Object detection, Redes neurais convolucionais, Acelerador por hardware, FPGA, LiDAR, Quantização, Deteção de objetos
File Description: application/pdf
Availability: https://hdl.handle.net/1822/77534
-
12
Authors: et al.
Contributors: et al.
Source: IEEE Transactions on Control Systems Technology. 29:2264-2270
Subject Terms: 0301 basic medicine, 0303 health sciences, atomic force microscopy, [SPI.NANO] Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics, field-programmable gate array (FPGA) implementations, [SPI.TRON] Engineering Sciences [physics]/Electronics, [SPI.TRON]Engineering Sciences [physics]/Electronics, low latency, 03 medical and health sciences, amplitude and phase demodulation, [SPI.NANO]Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics, [SPI.SIGNAL]Engineering Sciences [physics]/Signal and Image processing, [SPI.SIGNAL] Engineering Sciences [physics]/Signal and Image processing
File Description: application/pdf
-
13
Authors:
Source: Medical engineering & physics [Med Eng Phys] 2013 Oct; Vol. 35 (10), pp. 1532-9. Date of Electronic Publication: 2013 Jun 05.
Publication Type: Journal Article
Journal Info: Publisher: Butterworth-Heinemann Country of Publication: England NLM ID: 9422753 Publication Model: Print-Electronic Cited Medium: Internet ISSN: 1873-4030 (Electronic) Linking ISSN: 13504533 NLM ISO Abbreviation: Med Eng Phys Subsets: MEDLINE
MeSH Terms: Computers* , Magnetic Resonance Imaging* , Software*, Brain/*physiology , Brain Mapping/*instrumentation , Nerve Net/*physiology , Rest/*physiology, Adult ; Female ; Humans ; Time Factors
-
14
Authors: et al.
Contributors: et al.
Subject Terms: Non-intrusive load monitoring, Convolution neural network, V-I trajectory, Hardware classifier, FPGA, Faculdade de Ciências Exatas e da Engenharia
File Description: application/pdf
Availability: http://hdl.handle.net/10400.13/5644
-
15
Authors: et al.
Source: Journal of Systems Architecture. 54:1077-1088
Subject Terms: Elliptic curve cryptography, Tate pairing, Field programmable gate array, Parallel processing, 0202 electrical engineering, electronic engineering, information engineering, 02 engineering and technology, 16. Peace & justice, Galois field arithmetic
Access URL: https://digital.library.unt.edu/ark:/67531/metadc3963/m2/1/high_res_d/thesis.pdf
https://dl.acm.org/doi/10.1016/j.sysarc.2008.04.012
https://dblp.uni-trier.de/db/journals/jsa/jsa54.html#LiHSH08
http://dblp.uni-trier.de/db/journals/jsa/jsa54.html#LiHSH08
https://digital.library.unt.edu/ark:/67531/metadc3963/
https://digital.library.unt.edu/ark:/67531/metadc3963/m2/1/high_res_d/thesis.pdf
https://www.sciencedirect.com/science/article/pii/S1383762108000684 -
16
Authors:
Contributors:
Subject Terms: Granular Synthesis, State-Variable Filter, FM Synthesis, FPGA, MIDI, VHDL, Domínio/Área Científica::Engenharia e Tecnologia::Engenharia Eletrotécnica, Eletrónica e Informática
File Description: application/pdf
Availability: http://hdl.handle.net/10362/177401
-
17
Authors:
Source: Sensors (Basel, Switzerland) [Sensors (Basel)] 2013 Mar 01; Vol. 13 (3), pp. 2967-85. Date of Electronic Publication: 2013 Mar 01.
Publication Type: Journal Article
Journal Info: Publisher: MDPI Country of Publication: Switzerland NLM ID: 101204366 Publication Model: Electronic Cited Medium: Internet ISSN: 1424-8220 (Electronic) Linking ISSN: 14248220 NLM ISO Abbreviation: Sensors (Basel) Subsets: MEDLINE
-
18
Authors: et al.
Source: IEEE Transactions on Very Large Scale Integration (VLSI) Systems; May2022, Vol. 30 Issue 5, p603-614, 12p
-
19
Authors: et al.
Source: Integration: The VLSI Journal. Jan2007, Vol. 40 Issue 1, p20-27. 8p.
Subject Terms: *FIELD programmable gate arrays, *CRYPTOGRAPHY, *PROGRAMMABLE logic devices, *DATA protection
-
20
Authors:
Source: Grenze International Journal of Engineering & Technology (GIJET); 2018 Special Issue, Vol. 4 Issue 3, p178-182, 5p
Full Text Finder
Nájsť tento článok vo Web of Science