Search Results - Types AND Design Styles—Gate Arrays General Terms Algorithms
-
1
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors B.6.3 [Logic Design, Design Aids – Optimization, B.7.1 [Integrated Circuits, Types and Design Styles – Gate arrays General Terms Algorithms, Performance, Design, Experimentation Keywords FPGA, Technology Mapping, Cut Enumeration, Area Flow, Edge Flow
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.299.5175; http://www.eecs.berkeley.edu/~alanmi/publications/2008/fpga08_wmap.pdf
-
2
Authors:
Contributors:
Source: http://www.cs.york.ac.uk/rts/docs/SIGDA-Compendium-1994-2004/papers/2004/glsvlsi04/pdffiles/p348.pdf.
Subject Terms: Categories and Subject Descriptors B.6.3 [Logic Design, Design Aids—Optimization, B.7.1 [Integrated Circuits, Types and Design Styles—Gate Arrays General Terms Algorithms, Design Keywords SPFD, Logic Optimization, One-to-Many Rewiring (OMR
File Description: application/pdf
-
3
Authors:
Contributors:
Subject Terms: Categories and Subject Descriptors B.3.2 [Memory Structures, Design Styles—Associative Memories, B.7.1 [Integrated Circuits, Types and Design Styles—Gate Arrays, E.2 [Data, Data Storage Representations—Hash-table representations General Terms Algorithms, Design, Performance Keywords FPGA, BRAM, Associative Memory, CAM, Cache, Hashing
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.366.3876; http://ic.ese.upenn.edu/pdf/dmhc_fpga2013.pdf
-
4
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors, B.6.3 [Logic Design, Design Aids—Optimization, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays General Terms, Algorithms, Performance, Design, Experimentation Additional Key Words and Phrases, FPGA, technology mapping, cut enumeration, area flow, edge flow
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.152.127; http://www.eecs.berkeley.edu/~alanmi/publications/2009/trets09_wmap.pdf
-
5
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors, D.3.4 [Programming Languages, Processors—Code generation, Compilers, Optimization, C.1.3 [Processor Architectures, Other Architecture Styles—Adaptable architectures, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays General Terms, Algorithms, Languages, Performance Additional Key Words and Phrases, Instr
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.81.6354; http://ce.et.tudelft.nl/publicationfiles/1140_7_MoscuTecs.pdf
-
6
Authors: et al.
Contributors: et al.
Source: http://www.cs.york.ac.uk/rts/docs/SIGDA-Compendium-1994-2004/papers/2004/fpga04/pdffiles/p099.pdf.
Subject Terms: Categories and Subject Descriptors B.6.3 [Logic Design, Design Aids – Automatic synthesis, Optimization, B.7.1 [Integrated Circuits, Types and Design Styles – Gate arrays, B.7.2 [Integrated Circuits, Design Aids – Layout, Placement and routing, B.8.2 [Performance and Reliability, Performance Analysis and Design Aids. General Terms Algorithms, Performance, Design. Keywords FPGA, Logic synthesis, Placement, Timing Optimization
File Description: application/pdf
-
7
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors B.7.1 [Integrated Circuits, Types and Design Styles – Gate arrays, Advanced technologies, B.7.2 [Integrated Circuits, Design Aids – Placement and routing General Terms Algorithms, Design, Experimentation, Performance
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.379.4109; http://icims.csl.uiuc.edu/~dchen/research/FPCNA.pdf
-
8
Authors:
Contributors:
Subject Terms: Categories and Subject Descriptors B.7.1 [Integrated Circuits, Types and Design Styles—Gate ar- rays, B.7.2 [Integrated Circuits, Design Aids—Placement and routing, D.1.3 [Programming Techniques, Concurrent Program- ming—Distributed programming General Terms Algorithms, Performance, Design Keywords Parallel placement, FPGAs, Timing-driven placement, Analytical
File Description: application/pdf
-
9
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays, Algorithms implemented in hardware General Terms Algorithms, Measurement, Design, Verification Keywords PET, FPGA, Digital Signal Processing, Pulse Timing, Event Localization
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.152.2891; http://www.ee.washington.edu/faculty/hauck/publications/PET_timing_and_localization.pdf
-
10
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors B.6.3 [Logic Design, Design Aids—Optimization, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays, J.6 [Computer-Aided Engineering, Computer-aided design (CAD) General Terms Algorithms Keywords FPGA, Technology Mapping, Cut Enumeration, Area Recovery, Lossless Synthesis
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.556.3220; http://www.blif.org/~satrajit/pubs/2006_FPGA_Improvements_to_FPGA_Tech_Mapping.pdf
-
11
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors, B.6.3 [Logic Design, Design Aids—Optimization, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays General Terms, Algorithms, Performance, Design, Experimentation Additional Key Words and Phrases, FPGA, don’t-cares, resynthesis, Boolean satisfiability ACM Reference Format
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.299.6358; http://www.eecs.berkeley.edu/~alanmi/publications/2011/trets11_mfs.pdf
-
12
Authors:
Contributors:
Subject Terms: Categories and Subject Descriptors, A.1 [Introductory and Survey, B.6.1 [Logic Design, Design Style—logic arrays, B.6.3 [Logic Design, Design Aids, B.7.1 [Integrated Circuits, Types and Design Styles—gate arrays General Terms, Design, Performance Additional Key Words and Phrases, Automatic design, field-programmable, FPGA, manual design
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.476.7584; http://www.idi.ntnu.no/emner/tdt22/2011/reconfig.pdf
-
13
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors, B.6.3 [Logic Design, Design Aids—Optimization, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays, J.6 [Computer-Aided Engineering, Computer-aided design (CAD) General Terms, Algorithms Additional Key Words and Phrases, Delay minimization, FPGA, power optimization, technology
File Description: application/pdf
-
14
Authors:
Contributors:
Subject Terms: Categories and Subject Descriptors, B.6.1 [Logic Design, Design Styles—combinational logic, B.6.3 [Logic Design, Design Aids—automatic synthesis, optimization, B.7.1 [Integrated Circuits, Types and Design Styles—gate arrays, J.6 [Computer-Aided Engineering, Computer-Aided Design General Terms, Algorithms, Design, Experimentation, Measurement, Performance, Theory Additional Key Words and Phrases, Area minimization, computer-aided design of VLSI, decomposition, delay minimization, delay modeling, FPGA, logic optimization, power minimi
File Description: application/pdf
-
15
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors, B.7.1 [Integrated Circuits, Types and Design Styles— Gate arrays, B.7.2 [Integrated Circuits, Design Aids—Placement and routing, J.6 [Computer Applications, Computer-Aided Engineering General Terms, Algorithms, Design, Experimentation, Measurement, Performance Additional Key Words and Phrases, Computer-aided design of VLSI, field-programmable gate array, layout, synthesis
File Description: application/pdf
-
16
Authors:
Contributors:
Subject Terms: Categories and Subject Descriptors, B.7.1 [Integrated Circuits, Types and Design Styles— Gate arrays, B.7.2 [Integrated Circuits, Design aids—Placement and routing, J.6 [Computer Applications, Computer-Aided Engineering General Terms, Algorithms, Design, Experimentation, Measurement, Performance Additional Key Words and Phrases, Computer-aided design of VLSI, field-programmable gate arrays
File Description: application/pdf
-
17
Authors:
Contributors:
Subject Terms: Categories and Subject Descriptors, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays, B.7.2 [Integrated Circuits, Design Aids—Placement and routing General Terms, Algorithms, Design, Experimentation Additional Key Words and Phrases, FPGA, clock distribution networks, clock-aware placement, low-power design ACM Reference Format
File Description: application/pdf
Relation: http://citeseerx.ist.psu.edu/viewdoc/summary?doi=10.1.1.628.3331; http://www.ece.ubc.ca/~julienl/papers/pdf/trets08.pdf
-
18
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors, B.7.1 [Integrated Circuits, Types and Design Styles—Gate arrays, B.7.2 [Integrated Circuits, Design Aids—Placement and routing, J.6 [Computer Applications, Computer-Aided Engineering General Terms, Algorithms, Design, Experimentation, Measurement, Performance Additional Key Words and Phrases, Computer-aided design of VLSI, dynamically reconfigurable, layout
File Description: application/pdf
-
19
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors B.7.1 [Integrated Circuits, Types and Design Styles— Gate arrays, C.5.3 [Computer System Implementation, Microcomputers—Microprocessors General Terms Design, Performance Keywords FPGA, Reconfigurable processor, Pipeline, Energy
File Description: application/pdf
-
20
Authors: et al.
Contributors: et al.
Subject Terms: Categories and Subject Descriptors B.7.1 [Integrated Circuits, Types and Design Style—Gate arrays, B.7.2 [Integrated Circuits, Design Aids—Placement and routing. General Terms Performance, Experimentation Keywords FPGAs, FPGA placement, timing-driven placement, partitioning based
File Description: application/pdf
Nájsť tento článok vo Web of Science