Výsledky vyhledávání - "ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays"
-
1
Autoři: a další
Přispěvatelé: a další
Zdroj: ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing ; https://hal.science/hal-01475251 ; ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing, Delft University of Technology Apr 2017, Delft, Netherlands ; http://www.arc2017.tudelft.nl
Témata: Reconfigurable cores, ACM: B.: Hardware, ACM: B.: Hardware/B.5: REGISTER-TRANSFER-LEVEL IMPLEMENTATION/B.5.1: Design, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.7: VLSI (very large scale integration), ACM: D.: Software/D.2: SOFTWARE ENGINEERING/D.2.11: Software Architectures/D.2.11.4: Patterns (e.g., client/server, pipeline, blackboard), [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Delft, Netherlands
-
2
Autoři: a další
Přispěvatelé: a další
Zdroj: ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing ; https://hal.science/hal-01475251 ; ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing, Delft University of Technology Apr 2017, Delft, Netherlands ; http://www.arc2017.tudelft.nl
Témata: Reconfigurable cores, ACM: B.: Hardware, ACM: B.: Hardware/B.5: REGISTER-TRANSFER-LEVEL IMPLEMENTATION/B.5.1: Design, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.7: VLSI (very large scale integration), ACM: D.: Software/D.2: SOFTWARE ENGINEERING/D.2.11: Software Architectures/D.2.11.4: Patterns (e.g., client/server, pipeline, blackboard), [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Delft, Netherlands
-
3
Autoři: a další
Přispěvatelé: a další
Zdroj: ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing ; https://hal.science/hal-01475251 ; ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing, Delft University of Technology Apr 2017, Delft, Netherlands ; http://www.arc2017.tudelft.nl
Témata: Reconfigurable cores, ACM: B.: Hardware, ACM: B.: Hardware/B.5: REGISTER-TRANSFER-LEVEL IMPLEMENTATION/B.5.1: Design, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.7: VLSI (very large scale integration), ACM: D.: Software/D.2: SOFTWARE ENGINEERING/D.2.11: Software Architectures/D.2.11.4: Patterns (e.g., client/server, pipeline, blackboard), [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Delft, Netherlands
-
4
Autoři: a další
Přispěvatelé: a další
Zdroj: ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing ; https://hal.science/hal-01475251 ; ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing, Delft University of Technology Apr 2017, Delft, Netherlands ; http://www.arc2017.tudelft.nl
Témata: Reconfigurable cores, ACM: B.: Hardware, ACM: B.: Hardware/B.5: REGISTER-TRANSFER-LEVEL IMPLEMENTATION/B.5.1: Design, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.7: VLSI (very large scale integration), ACM: D.: Software/D.2: SOFTWARE ENGINEERING/D.2.11: Software Architectures/D.2.11.4: Patterns (e.g., client/server, pipeline, blackboard), [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Delft, Netherlands
-
5
Autoři: a další
Přispěvatelé: a další
Zdroj: ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing ; https://hal.science/hal-01475251 ; ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing, Delft University of Technology Apr 2017, Delft, Netherlands ; http://www.arc2017.tudelft.nl
Témata: Reconfigurable cores, ACM: B.: Hardware, ACM: B.: Hardware/B.5: REGISTER-TRANSFER-LEVEL IMPLEMENTATION/B.5.1: Design, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.7: VLSI (very large scale integration), ACM: D.: Software/D.2: SOFTWARE ENGINEERING/D.2.11: Software Architectures/D.2.11.4: Patterns (e.g., client/server, pipeline, blackboard), [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Delft, Netherlands
-
6
Autoři: a další
Přispěvatelé: a další
Zdroj: ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing ; https://hal.science/hal-01475251 ; ARC 2017 - 13th International Symposium on Applied Reconfigurable Computing, Delft University of Technology Apr 2017, Delft, Netherlands ; http://www.arc2017.tudelft.nl
Témata: Reconfigurable cores, ACM: B.: Hardware, ACM: B.: Hardware/B.5: REGISTER-TRANSFER-LEVEL IMPLEMENTATION/B.5.1: Design, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.7: VLSI (very large scale integration), ACM: D.: Software/D.2: SOFTWARE ENGINEERING/D.2.11: Software Architectures/D.2.11.4: Patterns (e.g., client/server, pipeline, blackboard), [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Delft, Netherlands
-
7
Autoři: a další
Přispěvatelé: a další
Zdroj: FCCM - 23rd IEEE International Symposium on Field-Programmable Custom Computing Machines ; https://inria.hal.science/hal-01140008 ; FCCM - 23rd IEEE International Symposium on Field-Programmable Custom Computing Machines, May 2015, Vancouver, Canada. ⟨10.1109/FCCM.2015.55⟩ ; http://fccm.org/2015/
Témata: AES algorithm, FPGA, Hardware trojan, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Vancouver
Time: Vancouver, Canada
-
8
Autoři: a další
Přispěvatelé: a další
Zdroj: FCCM - 23rd IEEE International Symposium on Field-Programmable Custom Computing Machines ; https://hal.inria.fr/hal-01140008 ; FCCM - 23rd IEEE International Symposium on Field-Programmable Custom Computing Machines, May 2015, Vancouver, Canada. ⟨10.1109/FCCM.2015.55⟩ ; http://fccm.org/2015/
Témata: Hardware trojan, FPGA, AES algorithm, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Geografické téma: Vancouver
Time: Vancouver, Canada
Relation: hal-01140008; https://hal.inria.fr/hal-01140008; https://hal.inria.fr/hal-01140008/document; https://hal.inria.fr/hal-01140008/file/swierczynski-fccm15.pdf
-
9
Autoři: a další
Přispěvatelé: a další
Zdroj: FPL - 24th International Conference on Field Programmable Logic and Applications ; https://inria.hal.science/hal-01017184 ; FPL - 24th International Conference on Field Programmable Logic and Applications, Sep 2014, Munich, Germany. ⟨10.1109/FPL.2014.6927494⟩
Témata: Partial reconfiguration, FPGA, heterogeneous fixed-function blocks, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Relation: info:eu-repo/grantAgreement/EC/FP7/288248/EU/Self adaptive heterogeneous manycore based on Flexible Tiles/FLEXTILES
-
10
Autoři: a další
Přispěvatelé: a další
Zdroj: FPL - 24th International Conference on Field Programmable Logic and Applications ; https://inria.hal.science/hal-01017184 ; FPL - 24th International Conference on Field Programmable Logic and Applications, Sep 2014, Munich, Germany. ⟨10.1109/FPL.2014.6927494⟩
Témata: Partial reconfiguration, FPGA, heterogeneous fixed-function blocks, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Relation: info:eu-repo/grantAgreement/EC/FP7/288248/EU/Self adaptive heterogeneous manycore based on Flexible Tiles/FLEXTILES
-
11
Autoři: a další
Přispěvatelé: a další
Zdroj: FPL - 24th International Conference on Field Programmable Logic and Applications ; https://inria.hal.science/hal-01017184 ; FPL - 24th International Conference on Field Programmable Logic and Applications, Sep 2014, Munich, Germany. ⟨10.1109/FPL.2014.6927494⟩
Témata: Partial reconfiguration, FPGA, heterogeneous fixed-function blocks, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Relation: info:eu-repo/grantAgreement/EC/FP7/288248/EU/Self adaptive heterogeneous manycore based on Flexible Tiles/FLEXTILES
-
12
Autoři: a další
Přispěvatelé: a další
Zdroj: FPL - 24th International Conference on Field Programmable Logic and Applications ; https://hal.inria.fr/hal-01017184 ; FPL - 24th International Conference on Field Programmable Logic and Applications, Sep 2014, Munich, Germany. ⟨10.1109/FPL.2014.6927494⟩
Témata: Partial reconfiguration, FPGA, heterogeneous fixed-function blocks, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR]
Relation: info:eu-repo/grantAgreement/EC/FP7/288248/EU/Self adaptive heterogeneous manycore based on Flexible Tiles/FLEXTILES; hal-01017184; https://hal.inria.fr/hal-01017184; https://hal.inria.fr/hal-01017184/document; https://hal.inria.fr/hal-01017184/file/huriaux-fpl14.pdf
-
13
Autoři: a další
Přispěvatelé: a další
Zdroj: FPL - 24th International Conference on Field Programmable Logic and Applications ; https://inria.hal.science/hal-01017184 ; FPL - 24th International Conference on Field Programmable Logic and Applications, Sep 2014, Munich, Germany. ⟨10.1109/FPL.2014.6927494⟩
Témata: Partial reconfiguration, FPGA, heterogeneous fixed-function blocks, ACM: B.: Hardware/B.7: INTEGRATED CIRCUITS/B.7.1: Types and Design Styles/B.7.1.2: Gate arrays, [INFO.INFO-AR]Computer Science [cs]/Hardware Architecture [cs.AR], info, archi
Relation: https://inria.hal.science/hal-01017184/file/huriaux-fpl14.pdf; https://inria.hal.science/hal-01017184
Nájsť tento článok vo Web of Science